4 * Copyright (c) 2003-2008 Fabrice Bellard
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
29 #include "qemu-common.h"
30 #include "cache-utils.h"
34 #define DEBUG_LOGFILE "/tmp/qemu.log"
36 static const char *interp_prefix
= CONFIG_QEMU_PREFIX
;
37 const char *qemu_uname_release
= CONFIG_UNAME_RELEASE
;
39 #if defined(__i386__) && !defined(CONFIG_STATIC)
40 /* Force usage of an ELF interpreter even if it is an ELF shared
42 const char interp
[] __attribute__((section(".interp"))) = "/lib/ld-linux.so.2";
45 /* for recent libc, we add these dummy symbols which are not declared
46 when generating a linked object (bug in ld ?) */
47 #if (__GLIBC__ > 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ >= 3)) && !defined(CONFIG_STATIC)
48 asm(".globl __preinit_array_start\n"
49 ".globl __preinit_array_end\n"
50 ".globl __init_array_start\n"
51 ".globl __init_array_end\n"
52 ".globl __fini_array_start\n"
53 ".globl __fini_array_end\n"
54 ".section \".rodata\"\n"
55 "__preinit_array_start:\n"
56 "__preinit_array_end:\n"
57 "__init_array_start:\n"
59 "__fini_array_start:\n"
65 /* XXX: on x86 MAP_GROWSDOWN only works if ESP <= address + 32, so
66 we allocate a bigger stack. Need a better solution, for example
67 by remapping the process stack directly at the right place */
68 unsigned long x86_stack_size
= 512 * 1024;
70 void gemu_log(const char *fmt
, ...)
75 vfprintf(stderr
, fmt
, ap
);
79 void cpu_outb(CPUState
*env
, int addr
, int val
)
81 fprintf(stderr
, "outb: port=0x%04x, data=%02x\n", addr
, val
);
84 void cpu_outw(CPUState
*env
, int addr
, int val
)
86 fprintf(stderr
, "outw: port=0x%04x, data=%04x\n", addr
, val
);
89 void cpu_outl(CPUState
*env
, int addr
, int val
)
91 fprintf(stderr
, "outl: port=0x%04x, data=%08x\n", addr
, val
);
94 int cpu_inb(CPUState
*env
, int addr
)
96 fprintf(stderr
, "inb: port=0x%04x\n", addr
);
100 int cpu_inw(CPUState
*env
, int addr
)
102 fprintf(stderr
, "inw: port=0x%04x\n", addr
);
106 int cpu_inl(CPUState
*env
, int addr
)
108 fprintf(stderr
, "inl: port=0x%04x\n", addr
);
112 #if defined(TARGET_I386)
113 int cpu_get_pic_interrupt(CPUState
*env
)
119 /* timers for rdtsc */
123 static uint64_t emu_time
;
125 int64_t cpu_get_real_ticks(void)
132 #if defined(USE_NPTL)
133 /***********************************************************/
134 /* Helper routines for implementing atomic operations. */
136 /* To implement exclusive operations we force all cpus to syncronise.
137 We don't require a full sync, only that no cpus are executing guest code.
138 The alternative is to map target atomic ops onto host equivalents,
139 which requires quite a lot of per host/target work. */
140 static pthread_mutex_t exclusive_lock
= PTHREAD_MUTEX_INITIALIZER
;
141 static pthread_cond_t exclusive_cond
= PTHREAD_COND_INITIALIZER
;
142 static pthread_cond_t exclusive_resume
= PTHREAD_COND_INITIALIZER
;
143 static int pending_cpus
;
145 /* Make sure everything is in a consistent state for calling fork(). */
146 void fork_start(void)
149 pthread_mutex_lock(&tb_lock
);
150 pthread_mutex_lock(&exclusive_lock
);
153 void fork_end(int child
)
156 /* Child processes created by fork() only have a single thread.
157 Discard information about the parent threads. */
158 first_cpu
= thread_env
;
159 thread_env
->next_cpu
= NULL
;
161 pthread_mutex_init(&exclusive_lock
, NULL
);
162 pthread_cond_init(&exclusive_cond
, NULL
);
163 pthread_cond_init(&exclusive_resume
, NULL
);
164 pthread_mutex_init(&tb_lock
, NULL
);
166 pthread_mutex_unlock(&exclusive_lock
);
167 pthread_mutex_unlock(&tb_lock
);
169 mmap_fork_end(child
);
172 /* Wait for pending exclusive operations to complete. The exclusive lock
174 static inline void exclusive_idle(void)
176 while (pending_cpus
) {
177 pthread_cond_wait(&exclusive_resume
, &exclusive_lock
);
181 /* Start an exclusive operation.
182 Must only be called from outside cpu_arm_exec. */
183 static inline void start_exclusive(void)
186 pthread_mutex_lock(&exclusive_lock
);
190 /* Make all other cpus stop executing. */
191 for (other
= first_cpu
; other
; other
= other
->next_cpu
) {
192 if (other
->running
) {
194 cpu_interrupt(other
, CPU_INTERRUPT_EXIT
);
197 if (pending_cpus
> 1) {
198 pthread_cond_wait(&exclusive_cond
, &exclusive_lock
);
202 /* Finish an exclusive operation. */
203 static inline void end_exclusive(void)
206 pthread_cond_broadcast(&exclusive_resume
);
207 pthread_mutex_unlock(&exclusive_lock
);
210 /* Wait for exclusive ops to finish, and begin cpu execution. */
211 static inline void cpu_exec_start(CPUState
*env
)
213 pthread_mutex_lock(&exclusive_lock
);
216 pthread_mutex_unlock(&exclusive_lock
);
219 /* Mark cpu as not executing, and release pending exclusive ops. */
220 static inline void cpu_exec_end(CPUState
*env
)
222 pthread_mutex_lock(&exclusive_lock
);
224 if (pending_cpus
> 1) {
226 if (pending_cpus
== 1) {
227 pthread_cond_signal(&exclusive_cond
);
231 pthread_mutex_unlock(&exclusive_lock
);
233 #else /* if !USE_NPTL */
234 /* These are no-ops because we are not threadsafe. */
235 static inline void cpu_exec_start(CPUState
*env
)
239 static inline void cpu_exec_end(CPUState
*env
)
243 static inline void start_exclusive(void)
247 static inline void end_exclusive(void)
251 void fork_start(void)
255 void fork_end(int child
)
262 /***********************************************************/
263 /* CPUX86 core interface */
265 void cpu_smm_update(CPUState
*env
)
269 uint64_t cpu_get_tsc(CPUX86State
*env
)
271 return cpu_get_real_ticks();
274 static void write_dt(void *ptr
, unsigned long addr
, unsigned long limit
,
279 e1
= (addr
<< 16) | (limit
& 0xffff);
280 e2
= ((addr
>> 16) & 0xff) | (addr
& 0xff000000) | (limit
& 0x000f0000);
287 static uint64_t *idt_table
;
289 static void set_gate64(void *ptr
, unsigned int type
, unsigned int dpl
,
290 uint64_t addr
, unsigned int sel
)
293 e1
= (addr
& 0xffff) | (sel
<< 16);
294 e2
= (addr
& 0xffff0000) | 0x8000 | (dpl
<< 13) | (type
<< 8);
298 p
[2] = tswap32(addr
>> 32);
301 /* only dpl matters as we do only user space emulation */
302 static void set_idt(int n
, unsigned int dpl
)
304 set_gate64(idt_table
+ n
* 2, 0, dpl
, 0, 0);
307 static void set_gate(void *ptr
, unsigned int type
, unsigned int dpl
,
308 uint32_t addr
, unsigned int sel
)
311 e1
= (addr
& 0xffff) | (sel
<< 16);
312 e2
= (addr
& 0xffff0000) | 0x8000 | (dpl
<< 13) | (type
<< 8);
318 /* only dpl matters as we do only user space emulation */
319 static void set_idt(int n
, unsigned int dpl
)
321 set_gate(idt_table
+ n
, 0, dpl
, 0, 0);
325 void cpu_loop(CPUX86State
*env
)
329 target_siginfo_t info
;
332 trapnr
= cpu_x86_exec(env
);
335 /* linux syscall from int $0x80 */
336 env
->regs
[R_EAX
] = do_syscall(env
,
347 /* linux syscall from syscall intruction */
348 env
->regs
[R_EAX
] = do_syscall(env
,
356 env
->eip
= env
->exception_next_eip
;
361 info
.si_signo
= SIGBUS
;
363 info
.si_code
= TARGET_SI_KERNEL
;
364 info
._sifields
._sigfault
._addr
= 0;
365 queue_signal(env
, info
.si_signo
, &info
);
368 /* XXX: potential problem if ABI32 */
369 #ifndef TARGET_X86_64
370 if (env
->eflags
& VM_MASK
) {
371 handle_vm86_fault(env
);
375 info
.si_signo
= SIGSEGV
;
377 info
.si_code
= TARGET_SI_KERNEL
;
378 info
._sifields
._sigfault
._addr
= 0;
379 queue_signal(env
, info
.si_signo
, &info
);
383 info
.si_signo
= SIGSEGV
;
385 if (!(env
->error_code
& 1))
386 info
.si_code
= TARGET_SEGV_MAPERR
;
388 info
.si_code
= TARGET_SEGV_ACCERR
;
389 info
._sifields
._sigfault
._addr
= env
->cr
[2];
390 queue_signal(env
, info
.si_signo
, &info
);
393 #ifndef TARGET_X86_64
394 if (env
->eflags
& VM_MASK
) {
395 handle_vm86_trap(env
, trapnr
);
399 /* division by zero */
400 info
.si_signo
= SIGFPE
;
402 info
.si_code
= TARGET_FPE_INTDIV
;
403 info
._sifields
._sigfault
._addr
= env
->eip
;
404 queue_signal(env
, info
.si_signo
, &info
);
409 #ifndef TARGET_X86_64
410 if (env
->eflags
& VM_MASK
) {
411 handle_vm86_trap(env
, trapnr
);
415 info
.si_signo
= SIGTRAP
;
417 if (trapnr
== EXCP01_DB
) {
418 info
.si_code
= TARGET_TRAP_BRKPT
;
419 info
._sifields
._sigfault
._addr
= env
->eip
;
421 info
.si_code
= TARGET_SI_KERNEL
;
422 info
._sifields
._sigfault
._addr
= 0;
424 queue_signal(env
, info
.si_signo
, &info
);
429 #ifndef TARGET_X86_64
430 if (env
->eflags
& VM_MASK
) {
431 handle_vm86_trap(env
, trapnr
);
435 info
.si_signo
= SIGSEGV
;
437 info
.si_code
= TARGET_SI_KERNEL
;
438 info
._sifields
._sigfault
._addr
= 0;
439 queue_signal(env
, info
.si_signo
, &info
);
443 info
.si_signo
= SIGILL
;
445 info
.si_code
= TARGET_ILL_ILLOPN
;
446 info
._sifields
._sigfault
._addr
= env
->eip
;
447 queue_signal(env
, info
.si_signo
, &info
);
450 /* just indicate that signals should be handled asap */
456 sig
= gdb_handlesig (env
, TARGET_SIGTRAP
);
461 info
.si_code
= TARGET_TRAP_BRKPT
;
462 queue_signal(env
, info
.si_signo
, &info
);
467 pc
= env
->segs
[R_CS
].base
+ env
->eip
;
468 fprintf(stderr
, "qemu: 0x%08lx: unhandled CPU exception 0x%x - aborting\n",
472 process_pending_signals(env
);
479 static void arm_cache_flush(abi_ulong start
, abi_ulong last
)
481 abi_ulong addr
, last1
;
487 last1
= ((addr
+ TARGET_PAGE_SIZE
) & TARGET_PAGE_MASK
) - 1;
490 tb_invalidate_page_range(addr
, last1
+ 1);
497 /* Handle a jump to the kernel code page. */
499 do_kernel_trap(CPUARMState
*env
)
505 switch (env
->regs
[15]) {
506 case 0xffff0fa0: /* __kernel_memory_barrier */
507 /* ??? No-op. Will need to do better for SMP. */
509 case 0xffff0fc0: /* __kernel_cmpxchg */
510 /* XXX: This only works between threads, not between processes.
511 It's probably possible to implement this with native host
512 operations. However things like ldrex/strex are much harder so
513 there's not much point trying. */
515 cpsr
= cpsr_read(env
);
517 /* FIXME: This should SEGV if the access fails. */
518 if (get_user_u32(val
, addr
))
520 if (val
== env
->regs
[0]) {
522 /* FIXME: Check for segfaults. */
523 put_user_u32(val
, addr
);
530 cpsr_write(env
, cpsr
, CPSR_C
);
533 case 0xffff0fe0: /* __kernel_get_tls */
534 env
->regs
[0] = env
->cp15
.c13_tls2
;
539 /* Jump back to the caller. */
540 addr
= env
->regs
[14];
545 env
->regs
[15] = addr
;
550 void cpu_loop(CPUARMState
*env
)
553 unsigned int n
, insn
;
554 target_siginfo_t info
;
559 trapnr
= cpu_arm_exec(env
);
564 TaskState
*ts
= env
->opaque
;
568 /* we handle the FPU emulation here, as Linux */
569 /* we get the opcode */
570 /* FIXME - what to do if get_user() fails? */
571 get_user_u32(opcode
, env
->regs
[15]);
573 rc
= EmulateAll(opcode
, &ts
->fpa
, env
);
574 if (rc
== 0) { /* illegal instruction */
575 info
.si_signo
= SIGILL
;
577 info
.si_code
= TARGET_ILL_ILLOPN
;
578 info
._sifields
._sigfault
._addr
= env
->regs
[15];
579 queue_signal(env
, info
.si_signo
, &info
);
580 } else if (rc
< 0) { /* FP exception */
583 /* translate softfloat flags to FPSR flags */
584 if (-rc
& float_flag_invalid
)
586 if (-rc
& float_flag_divbyzero
)
588 if (-rc
& float_flag_overflow
)
590 if (-rc
& float_flag_underflow
)
592 if (-rc
& float_flag_inexact
)
595 FPSR fpsr
= ts
->fpa
.fpsr
;
596 //printf("fpsr 0x%x, arm_fpe 0x%x\n",fpsr,arm_fpe);
598 if (fpsr
& (arm_fpe
<< 16)) { /* exception enabled? */
599 info
.si_signo
= SIGFPE
;
602 /* ordered by priority, least first */
603 if (arm_fpe
& BIT_IXC
) info
.si_code
= TARGET_FPE_FLTRES
;
604 if (arm_fpe
& BIT_UFC
) info
.si_code
= TARGET_FPE_FLTUND
;
605 if (arm_fpe
& BIT_OFC
) info
.si_code
= TARGET_FPE_FLTOVF
;
606 if (arm_fpe
& BIT_DZC
) info
.si_code
= TARGET_FPE_FLTDIV
;
607 if (arm_fpe
& BIT_IOC
) info
.si_code
= TARGET_FPE_FLTINV
;
609 info
._sifields
._sigfault
._addr
= env
->regs
[15];
610 queue_signal(env
, info
.si_signo
, &info
);
615 /* accumulate unenabled exceptions */
616 if ((!(fpsr
& BIT_IXE
)) && (arm_fpe
& BIT_IXC
))
618 if ((!(fpsr
& BIT_UFE
)) && (arm_fpe
& BIT_UFC
))
620 if ((!(fpsr
& BIT_OFE
)) && (arm_fpe
& BIT_OFC
))
622 if ((!(fpsr
& BIT_DZE
)) && (arm_fpe
& BIT_DZC
))
624 if ((!(fpsr
& BIT_IOE
)) && (arm_fpe
& BIT_IOC
))
627 } else { /* everything OK */
638 if (trapnr
== EXCP_BKPT
) {
640 /* FIXME - what to do if get_user() fails? */
641 get_user_u16(insn
, env
->regs
[15]);
645 /* FIXME - what to do if get_user() fails? */
646 get_user_u32(insn
, env
->regs
[15]);
647 n
= (insn
& 0xf) | ((insn
>> 4) & 0xff0);
652 /* FIXME - what to do if get_user() fails? */
653 get_user_u16(insn
, env
->regs
[15] - 2);
656 /* FIXME - what to do if get_user() fails? */
657 get_user_u32(insn
, env
->regs
[15] - 4);
662 if (n
== ARM_NR_cacheflush
) {
663 arm_cache_flush(env
->regs
[0], env
->regs
[1]);
664 } else if (n
== ARM_NR_semihosting
665 || n
== ARM_NR_thumb_semihosting
) {
666 env
->regs
[0] = do_arm_semihosting (env
);
667 } else if (n
== 0 || n
>= ARM_SYSCALL_BASE
668 || (env
->thumb
&& n
== ARM_THUMB_SYSCALL
)) {
670 if (env
->thumb
|| n
== 0) {
673 n
-= ARM_SYSCALL_BASE
;
676 if ( n
> ARM_NR_BASE
) {
678 case ARM_NR_cacheflush
:
679 arm_cache_flush(env
->regs
[0], env
->regs
[1]);
682 cpu_set_tls(env
, env
->regs
[0]);
686 gemu_log("qemu: Unsupported ARM syscall: 0x%x\n",
688 env
->regs
[0] = -TARGET_ENOSYS
;
692 env
->regs
[0] = do_syscall(env
,
707 /* just indicate that signals should be handled asap */
709 case EXCP_PREFETCH_ABORT
:
710 addr
= env
->cp15
.c6_insn
;
712 case EXCP_DATA_ABORT
:
713 addr
= env
->cp15
.c6_data
;
717 info
.si_signo
= SIGSEGV
;
719 /* XXX: check env->error_code */
720 info
.si_code
= TARGET_SEGV_MAPERR
;
721 info
._sifields
._sigfault
._addr
= addr
;
722 queue_signal(env
, info
.si_signo
, &info
);
729 sig
= gdb_handlesig (env
, TARGET_SIGTRAP
);
734 info
.si_code
= TARGET_TRAP_BRKPT
;
735 queue_signal(env
, info
.si_signo
, &info
);
739 case EXCP_KERNEL_TRAP
:
740 if (do_kernel_trap(env
))
745 fprintf(stderr
, "qemu: unhandled CPU exception 0x%x - aborting\n",
747 cpu_dump_state(env
, stderr
, fprintf
, 0);
750 process_pending_signals(env
);
757 #define SPARC64_STACK_BIAS 2047
761 /* WARNING: dealing with register windows _is_ complicated. More info
762 can be found at http://www.sics.se/~psm/sparcstack.html */
763 static inline int get_reg_index(CPUSPARCState
*env
, int cwp
, int index
)
765 index
= (index
+ cwp
* 16) % (16 * env
->nwindows
);
766 /* wrap handling : if cwp is on the last window, then we use the
767 registers 'after' the end */
768 if (index
< 8 && env
->cwp
== env
->nwindows
- 1)
769 index
+= 16 * env
->nwindows
;
773 /* save the register window 'cwp1' */
774 static inline void save_window_offset(CPUSPARCState
*env
, int cwp1
)
779 sp_ptr
= env
->regbase
[get_reg_index(env
, cwp1
, 6)];
780 #ifdef TARGET_SPARC64
782 sp_ptr
+= SPARC64_STACK_BIAS
;
784 #if defined(DEBUG_WIN)
785 printf("win_overflow: sp_ptr=0x" TARGET_ABI_FMT_lx
" save_cwp=%d\n",
788 for(i
= 0; i
< 16; i
++) {
789 /* FIXME - what to do if put_user() fails? */
790 put_user_ual(env
->regbase
[get_reg_index(env
, cwp1
, 8 + i
)], sp_ptr
);
791 sp_ptr
+= sizeof(abi_ulong
);
795 static void save_window(CPUSPARCState
*env
)
797 #ifndef TARGET_SPARC64
798 unsigned int new_wim
;
799 new_wim
= ((env
->wim
>> 1) | (env
->wim
<< (env
->nwindows
- 1))) &
800 ((1LL << env
->nwindows
) - 1);
801 save_window_offset(env
, cpu_cwp_dec(env
, env
->cwp
- 2));
804 save_window_offset(env
, cpu_cwp_dec(env
, env
->cwp
- 2));
810 static void restore_window(CPUSPARCState
*env
)
812 #ifndef TARGET_SPARC64
813 unsigned int new_wim
;
815 unsigned int i
, cwp1
;
818 #ifndef TARGET_SPARC64
819 new_wim
= ((env
->wim
<< 1) | (env
->wim
>> (env
->nwindows
- 1))) &
820 ((1LL << env
->nwindows
) - 1);
823 /* restore the invalid window */
824 cwp1
= cpu_cwp_inc(env
, env
->cwp
+ 1);
825 sp_ptr
= env
->regbase
[get_reg_index(env
, cwp1
, 6)];
826 #ifdef TARGET_SPARC64
828 sp_ptr
+= SPARC64_STACK_BIAS
;
830 #if defined(DEBUG_WIN)
831 printf("win_underflow: sp_ptr=0x" TARGET_ABI_FMT_lx
" load_cwp=%d\n",
834 for(i
= 0; i
< 16; i
++) {
835 /* FIXME - what to do if get_user() fails? */
836 get_user_ual(env
->regbase
[get_reg_index(env
, cwp1
, 8 + i
)], sp_ptr
);
837 sp_ptr
+= sizeof(abi_ulong
);
839 #ifdef TARGET_SPARC64
841 if (env
->cleanwin
< env
->nwindows
- 1)
849 static void flush_windows(CPUSPARCState
*env
)
855 /* if restore would invoke restore_window(), then we can stop */
856 cwp1
= cpu_cwp_inc(env
, env
->cwp
+ offset
);
857 #ifndef TARGET_SPARC64
858 if (env
->wim
& (1 << cwp1
))
861 if (env
->canrestore
== 0)
866 save_window_offset(env
, cwp1
);
869 cwp1
= cpu_cwp_inc(env
, env
->cwp
+ 1);
870 #ifndef TARGET_SPARC64
871 /* set wim so that restore will reload the registers */
872 env
->wim
= 1 << cwp1
;
874 #if defined(DEBUG_WIN)
875 printf("flush_windows: nb=%d\n", offset
- 1);
879 void cpu_loop (CPUSPARCState
*env
)
882 target_siginfo_t info
;
885 trapnr
= cpu_sparc_exec (env
);
888 #ifndef TARGET_SPARC64
895 ret
= do_syscall (env
, env
->gregs
[1],
896 env
->regwptr
[0], env
->regwptr
[1],
897 env
->regwptr
[2], env
->regwptr
[3],
898 env
->regwptr
[4], env
->regwptr
[5]);
899 if ((unsigned int)ret
>= (unsigned int)(-515)) {
900 #if defined(TARGET_SPARC64) && !defined(TARGET_ABI32)
901 env
->xcc
|= PSR_CARRY
;
903 env
->psr
|= PSR_CARRY
;
907 #if defined(TARGET_SPARC64) && !defined(TARGET_ABI32)
908 env
->xcc
&= ~PSR_CARRY
;
910 env
->psr
&= ~PSR_CARRY
;
913 env
->regwptr
[0] = ret
;
914 /* next instruction */
916 env
->npc
= env
->npc
+ 4;
918 case 0x83: /* flush windows */
923 /* next instruction */
925 env
->npc
= env
->npc
+ 4;
927 #ifndef TARGET_SPARC64
928 case TT_WIN_OVF
: /* window overflow */
931 case TT_WIN_UNF
: /* window underflow */
937 info
.si_signo
= SIGSEGV
;
939 /* XXX: check env->error_code */
940 info
.si_code
= TARGET_SEGV_MAPERR
;
941 info
._sifields
._sigfault
._addr
= env
->mmuregs
[4];
942 queue_signal(env
, info
.si_signo
, &info
);
946 case TT_SPILL
: /* window overflow */
949 case TT_FILL
: /* window underflow */
955 info
.si_signo
= SIGSEGV
;
957 /* XXX: check env->error_code */
958 info
.si_code
= TARGET_SEGV_MAPERR
;
959 if (trapnr
== TT_DFAULT
)
960 info
._sifields
._sigfault
._addr
= env
->dmmuregs
[4];
962 info
._sifields
._sigfault
._addr
= env
->tsptr
->tpc
;
963 queue_signal(env
, info
.si_signo
, &info
);
969 sparc64_get_context(env
);
973 sparc64_set_context(env
);
978 /* just indicate that signals should be handled asap */
984 sig
= gdb_handlesig (env
, TARGET_SIGTRAP
);
989 info
.si_code
= TARGET_TRAP_BRKPT
;
990 queue_signal(env
, info
.si_signo
, &info
);
995 printf ("Unhandled trap: 0x%x\n", trapnr
);
996 cpu_dump_state(env
, stderr
, fprintf
, 0);
999 process_pending_signals (env
);
1006 static inline uint64_t cpu_ppc_get_tb (CPUState
*env
)
1012 uint32_t cpu_ppc_load_tbl (CPUState
*env
)
1014 return cpu_ppc_get_tb(env
) & 0xFFFFFFFF;
1017 uint32_t cpu_ppc_load_tbu (CPUState
*env
)
1019 return cpu_ppc_get_tb(env
) >> 32;
1022 uint32_t cpu_ppc_load_atbl (CPUState
*env
)
1024 return cpu_ppc_get_tb(env
) & 0xFFFFFFFF;
1027 uint32_t cpu_ppc_load_atbu (CPUState
*env
)
1029 return cpu_ppc_get_tb(env
) >> 32;
1032 uint32_t cpu_ppc601_load_rtcu (CPUState
*env
)
1033 __attribute__ (( alias ("cpu_ppc_load_tbu") ));
1035 uint32_t cpu_ppc601_load_rtcl (CPUState
*env
)
1037 return cpu_ppc_load_tbl(env
) & 0x3FFFFF80;
1040 /* XXX: to be fixed */
1041 int ppc_dcr_read (ppc_dcr_t
*dcr_env
, int dcrn
, target_ulong
*valp
)
1046 int ppc_dcr_write (ppc_dcr_t
*dcr_env
, int dcrn
, target_ulong val
)
1051 #define EXCP_DUMP(env, fmt, args...) \
1053 fprintf(stderr, fmt , ##args); \
1054 cpu_dump_state(env, stderr, fprintf, 0); \
1055 if (loglevel != 0) { \
1056 fprintf(logfile, fmt , ##args); \
1057 cpu_dump_state(env, logfile, fprintf, 0); \
1061 void cpu_loop(CPUPPCState
*env
)
1063 target_siginfo_t info
;
1068 trapnr
= cpu_ppc_exec(env
);
1070 case POWERPC_EXCP_NONE
:
1073 case POWERPC_EXCP_CRITICAL
: /* Critical input */
1074 cpu_abort(env
, "Critical interrupt while in user mode. "
1077 case POWERPC_EXCP_MCHECK
: /* Machine check exception */
1078 cpu_abort(env
, "Machine check exception while in user mode. "
1081 case POWERPC_EXCP_DSI
: /* Data storage exception */
1082 EXCP_DUMP(env
, "Invalid data memory access: 0x" ADDRX
"\n",
1084 /* XXX: check this. Seems bugged */
1085 switch (env
->error_code
& 0xFF000000) {
1087 info
.si_signo
= TARGET_SIGSEGV
;
1089 info
.si_code
= TARGET_SEGV_MAPERR
;
1092 info
.si_signo
= TARGET_SIGILL
;
1094 info
.si_code
= TARGET_ILL_ILLADR
;
1097 info
.si_signo
= TARGET_SIGSEGV
;
1099 info
.si_code
= TARGET_SEGV_ACCERR
;
1102 /* Let's send a regular segfault... */
1103 EXCP_DUMP(env
, "Invalid segfault errno (%02x)\n",
1105 info
.si_signo
= TARGET_SIGSEGV
;
1107 info
.si_code
= TARGET_SEGV_MAPERR
;
1110 info
._sifields
._sigfault
._addr
= env
->nip
;
1111 queue_signal(env
, info
.si_signo
, &info
);
1113 case POWERPC_EXCP_ISI
: /* Instruction storage exception */
1114 EXCP_DUMP(env
, "Invalid instruction fetch: 0x\n" ADDRX
"\n",
1115 env
->spr
[SPR_SRR0
]);
1116 /* XXX: check this */
1117 switch (env
->error_code
& 0xFF000000) {
1119 info
.si_signo
= TARGET_SIGSEGV
;
1121 info
.si_code
= TARGET_SEGV_MAPERR
;
1125 info
.si_signo
= TARGET_SIGSEGV
;
1127 info
.si_code
= TARGET_SEGV_ACCERR
;
1130 /* Let's send a regular segfault... */
1131 EXCP_DUMP(env
, "Invalid segfault errno (%02x)\n",
1133 info
.si_signo
= TARGET_SIGSEGV
;
1135 info
.si_code
= TARGET_SEGV_MAPERR
;
1138 info
._sifields
._sigfault
._addr
= env
->nip
- 4;
1139 queue_signal(env
, info
.si_signo
, &info
);
1141 case POWERPC_EXCP_EXTERNAL
: /* External input */
1142 cpu_abort(env
, "External interrupt while in user mode. "
1145 case POWERPC_EXCP_ALIGN
: /* Alignment exception */
1146 EXCP_DUMP(env
, "Unaligned memory access\n");
1147 /* XXX: check this */
1148 info
.si_signo
= TARGET_SIGBUS
;
1150 info
.si_code
= TARGET_BUS_ADRALN
;
1151 info
._sifields
._sigfault
._addr
= env
->nip
- 4;
1152 queue_signal(env
, info
.si_signo
, &info
);
1154 case POWERPC_EXCP_PROGRAM
: /* Program exception */
1155 /* XXX: check this */
1156 switch (env
->error_code
& ~0xF) {
1157 case POWERPC_EXCP_FP
:
1158 EXCP_DUMP(env
, "Floating point program exception\n");
1159 info
.si_signo
= TARGET_SIGFPE
;
1161 switch (env
->error_code
& 0xF) {
1162 case POWERPC_EXCP_FP_OX
:
1163 info
.si_code
= TARGET_FPE_FLTOVF
;
1165 case POWERPC_EXCP_FP_UX
:
1166 info
.si_code
= TARGET_FPE_FLTUND
;
1168 case POWERPC_EXCP_FP_ZX
:
1169 case POWERPC_EXCP_FP_VXZDZ
:
1170 info
.si_code
= TARGET_FPE_FLTDIV
;
1172 case POWERPC_EXCP_FP_XX
:
1173 info
.si_code
= TARGET_FPE_FLTRES
;
1175 case POWERPC_EXCP_FP_VXSOFT
:
1176 info
.si_code
= TARGET_FPE_FLTINV
;
1178 case POWERPC_EXCP_FP_VXSNAN
:
1179 case POWERPC_EXCP_FP_VXISI
:
1180 case POWERPC_EXCP_FP_VXIDI
:
1181 case POWERPC_EXCP_FP_VXIMZ
:
1182 case POWERPC_EXCP_FP_VXVC
:
1183 case POWERPC_EXCP_FP_VXSQRT
:
1184 case POWERPC_EXCP_FP_VXCVI
:
1185 info
.si_code
= TARGET_FPE_FLTSUB
;
1188 EXCP_DUMP(env
, "Unknown floating point exception (%02x)\n",
1193 case POWERPC_EXCP_INVAL
:
1194 EXCP_DUMP(env
, "Invalid instruction\n");
1195 info
.si_signo
= TARGET_SIGILL
;
1197 switch (env
->error_code
& 0xF) {
1198 case POWERPC_EXCP_INVAL_INVAL
:
1199 info
.si_code
= TARGET_ILL_ILLOPC
;
1201 case POWERPC_EXCP_INVAL_LSWX
:
1202 info
.si_code
= TARGET_ILL_ILLOPN
;
1204 case POWERPC_EXCP_INVAL_SPR
:
1205 info
.si_code
= TARGET_ILL_PRVREG
;
1207 case POWERPC_EXCP_INVAL_FP
:
1208 info
.si_code
= TARGET_ILL_COPROC
;
1211 EXCP_DUMP(env
, "Unknown invalid operation (%02x)\n",
1212 env
->error_code
& 0xF);
1213 info
.si_code
= TARGET_ILL_ILLADR
;
1217 case POWERPC_EXCP_PRIV
:
1218 EXCP_DUMP(env
, "Privilege violation\n");
1219 info
.si_signo
= TARGET_SIGILL
;
1221 switch (env
->error_code
& 0xF) {
1222 case POWERPC_EXCP_PRIV_OPC
:
1223 info
.si_code
= TARGET_ILL_PRVOPC
;
1225 case POWERPC_EXCP_PRIV_REG
:
1226 info
.si_code
= TARGET_ILL_PRVREG
;
1229 EXCP_DUMP(env
, "Unknown privilege violation (%02x)\n",
1230 env
->error_code
& 0xF);
1231 info
.si_code
= TARGET_ILL_PRVOPC
;
1235 case POWERPC_EXCP_TRAP
:
1236 cpu_abort(env
, "Tried to call a TRAP\n");
1239 /* Should not happen ! */
1240 cpu_abort(env
, "Unknown program exception (%02x)\n",
1244 info
._sifields
._sigfault
._addr
= env
->nip
- 4;
1245 queue_signal(env
, info
.si_signo
, &info
);
1247 case POWERPC_EXCP_FPU
: /* Floating-point unavailable exception */
1248 EXCP_DUMP(env
, "No floating point allowed\n");
1249 info
.si_signo
= TARGET_SIGILL
;
1251 info
.si_code
= TARGET_ILL_COPROC
;
1252 info
._sifields
._sigfault
._addr
= env
->nip
- 4;
1253 queue_signal(env
, info
.si_signo
, &info
);
1255 case POWERPC_EXCP_SYSCALL
: /* System call exception */
1256 cpu_abort(env
, "Syscall exception while in user mode. "
1259 case POWERPC_EXCP_APU
: /* Auxiliary processor unavailable */
1260 EXCP_DUMP(env
, "No APU instruction allowed\n");
1261 info
.si_signo
= TARGET_SIGILL
;
1263 info
.si_code
= TARGET_ILL_COPROC
;
1264 info
._sifields
._sigfault
._addr
= env
->nip
- 4;
1265 queue_signal(env
, info
.si_signo
, &info
);
1267 case POWERPC_EXCP_DECR
: /* Decrementer exception */
1268 cpu_abort(env
, "Decrementer interrupt while in user mode. "
1271 case POWERPC_EXCP_FIT
: /* Fixed-interval timer interrupt */
1272 cpu_abort(env
, "Fix interval timer interrupt while in user mode. "
1275 case POWERPC_EXCP_WDT
: /* Watchdog timer interrupt */
1276 cpu_abort(env
, "Watchdog timer interrupt while in user mode. "
1279 case POWERPC_EXCP_DTLB
: /* Data TLB error */
1280 cpu_abort(env
, "Data TLB exception while in user mode. "
1283 case POWERPC_EXCP_ITLB
: /* Instruction TLB error */
1284 cpu_abort(env
, "Instruction TLB exception while in user mode. "
1287 case POWERPC_EXCP_SPEU
: /* SPE/embedded floating-point unavail. */
1288 EXCP_DUMP(env
, "No SPE/floating-point instruction allowed\n");
1289 info
.si_signo
= TARGET_SIGILL
;
1291 info
.si_code
= TARGET_ILL_COPROC
;
1292 info
._sifields
._sigfault
._addr
= env
->nip
- 4;
1293 queue_signal(env
, info
.si_signo
, &info
);
1295 case POWERPC_EXCP_EFPDI
: /* Embedded floating-point data IRQ */
1296 cpu_abort(env
, "Embedded floating-point data IRQ not handled\n");
1298 case POWERPC_EXCP_EFPRI
: /* Embedded floating-point round IRQ */
1299 cpu_abort(env
, "Embedded floating-point round IRQ not handled\n");
1301 case POWERPC_EXCP_EPERFM
: /* Embedded performance monitor IRQ */
1302 cpu_abort(env
, "Performance monitor exception not handled\n");
1304 case POWERPC_EXCP_DOORI
: /* Embedded doorbell interrupt */
1305 cpu_abort(env
, "Doorbell interrupt while in user mode. "
1308 case POWERPC_EXCP_DOORCI
: /* Embedded doorbell critical interrupt */
1309 cpu_abort(env
, "Doorbell critical interrupt while in user mode. "
1312 case POWERPC_EXCP_RESET
: /* System reset exception */
1313 cpu_abort(env
, "Reset interrupt while in user mode. "
1316 case POWERPC_EXCP_DSEG
: /* Data segment exception */
1317 cpu_abort(env
, "Data segment exception while in user mode. "
1320 case POWERPC_EXCP_ISEG
: /* Instruction segment exception */
1321 cpu_abort(env
, "Instruction segment exception "
1322 "while in user mode. Aborting\n");
1324 /* PowerPC 64 with hypervisor mode support */
1325 case POWERPC_EXCP_HDECR
: /* Hypervisor decrementer exception */
1326 cpu_abort(env
, "Hypervisor decrementer interrupt "
1327 "while in user mode. Aborting\n");
1329 case POWERPC_EXCP_TRACE
: /* Trace exception */
1331 * we use this exception to emulate step-by-step execution mode.
1334 /* PowerPC 64 with hypervisor mode support */
1335 case POWERPC_EXCP_HDSI
: /* Hypervisor data storage exception */
1336 cpu_abort(env
, "Hypervisor data storage exception "
1337 "while in user mode. Aborting\n");
1339 case POWERPC_EXCP_HISI
: /* Hypervisor instruction storage excp */
1340 cpu_abort(env
, "Hypervisor instruction storage exception "
1341 "while in user mode. Aborting\n");
1343 case POWERPC_EXCP_HDSEG
: /* Hypervisor data segment exception */
1344 cpu_abort(env
, "Hypervisor data segment exception "
1345 "while in user mode. Aborting\n");
1347 case POWERPC_EXCP_HISEG
: /* Hypervisor instruction segment excp */
1348 cpu_abort(env
, "Hypervisor instruction segment exception "
1349 "while in user mode. Aborting\n");
1351 case POWERPC_EXCP_VPU
: /* Vector unavailable exception */
1352 EXCP_DUMP(env
, "No Altivec instructions allowed\n");
1353 info
.si_signo
= TARGET_SIGILL
;
1355 info
.si_code
= TARGET_ILL_COPROC
;
1356 info
._sifields
._sigfault
._addr
= env
->nip
- 4;
1357 queue_signal(env
, info
.si_signo
, &info
);
1359 case POWERPC_EXCP_PIT
: /* Programmable interval timer IRQ */
1360 cpu_abort(env
, "Programable interval timer interrupt "
1361 "while in user mode. Aborting\n");
1363 case POWERPC_EXCP_IO
: /* IO error exception */
1364 cpu_abort(env
, "IO error exception while in user mode. "
1367 case POWERPC_EXCP_RUNM
: /* Run mode exception */
1368 cpu_abort(env
, "Run mode exception while in user mode. "
1371 case POWERPC_EXCP_EMUL
: /* Emulation trap exception */
1372 cpu_abort(env
, "Emulation trap exception not handled\n");
1374 case POWERPC_EXCP_IFTLB
: /* Instruction fetch TLB error */
1375 cpu_abort(env
, "Instruction fetch TLB exception "
1376 "while in user-mode. Aborting");
1378 case POWERPC_EXCP_DLTLB
: /* Data load TLB miss */
1379 cpu_abort(env
, "Data load TLB exception while in user-mode. "
1382 case POWERPC_EXCP_DSTLB
: /* Data store TLB miss */
1383 cpu_abort(env
, "Data store TLB exception while in user-mode. "
1386 case POWERPC_EXCP_FPA
: /* Floating-point assist exception */
1387 cpu_abort(env
, "Floating-point assist exception not handled\n");
1389 case POWERPC_EXCP_IABR
: /* Instruction address breakpoint */
1390 cpu_abort(env
, "Instruction address breakpoint exception "
1393 case POWERPC_EXCP_SMI
: /* System management interrupt */
1394 cpu_abort(env
, "System management interrupt while in user mode. "
1397 case POWERPC_EXCP_THERM
: /* Thermal interrupt */
1398 cpu_abort(env
, "Thermal interrupt interrupt while in user mode. "
1401 case POWERPC_EXCP_PERFM
: /* Embedded performance monitor IRQ */
1402 cpu_abort(env
, "Performance monitor exception not handled\n");
1404 case POWERPC_EXCP_VPUA
: /* Vector assist exception */
1405 cpu_abort(env
, "Vector assist exception not handled\n");
1407 case POWERPC_EXCP_SOFTP
: /* Soft patch exception */
1408 cpu_abort(env
, "Soft patch exception not handled\n");
1410 case POWERPC_EXCP_MAINT
: /* Maintenance exception */
1411 cpu_abort(env
, "Maintenance exception while in user mode. "
1414 case POWERPC_EXCP_STOP
: /* stop translation */
1415 /* We did invalidate the instruction cache. Go on */
1417 case POWERPC_EXCP_BRANCH
: /* branch instruction: */
1418 /* We just stopped because of a branch. Go on */
1420 case POWERPC_EXCP_SYSCALL_USER
:
1421 /* system call in user-mode emulation */
1423 * PPC ABI uses overflow flag in cr0 to signal an error
1427 printf("syscall %d 0x%08x 0x%08x 0x%08x 0x%08x\n", env
->gpr
[0],
1428 env
->gpr
[3], env
->gpr
[4], env
->gpr
[5], env
->gpr
[6]);
1430 env
->crf
[0] &= ~0x1;
1431 ret
= do_syscall(env
, env
->gpr
[0], env
->gpr
[3], env
->gpr
[4],
1432 env
->gpr
[5], env
->gpr
[6], env
->gpr
[7],
1434 if (ret
> (uint32_t)(-515)) {
1440 printf("syscall returned 0x%08x (%d)\n", ret
, ret
);
1447 sig
= gdb_handlesig(env
, TARGET_SIGTRAP
);
1449 info
.si_signo
= sig
;
1451 info
.si_code
= TARGET_TRAP_BRKPT
;
1452 queue_signal(env
, info
.si_signo
, &info
);
1456 case EXCP_INTERRUPT
:
1457 /* just indicate that signals should be handled asap */
1460 cpu_abort(env
, "Unknown exception 0x%d. Aborting\n", trapnr
);
1463 process_pending_signals(env
);
1470 #define MIPS_SYS(name, args) args,
1472 static const uint8_t mips_syscall_args
[] = {
1473 MIPS_SYS(sys_syscall
, 0) /* 4000 */
1474 MIPS_SYS(sys_exit
, 1)
1475 MIPS_SYS(sys_fork
, 0)
1476 MIPS_SYS(sys_read
, 3)
1477 MIPS_SYS(sys_write
, 3)
1478 MIPS_SYS(sys_open
, 3) /* 4005 */
1479 MIPS_SYS(sys_close
, 1)
1480 MIPS_SYS(sys_waitpid
, 3)
1481 MIPS_SYS(sys_creat
, 2)
1482 MIPS_SYS(sys_link
, 2)
1483 MIPS_SYS(sys_unlink
, 1) /* 4010 */
1484 MIPS_SYS(sys_execve
, 0)
1485 MIPS_SYS(sys_chdir
, 1)
1486 MIPS_SYS(sys_time
, 1)
1487 MIPS_SYS(sys_mknod
, 3)
1488 MIPS_SYS(sys_chmod
, 2) /* 4015 */
1489 MIPS_SYS(sys_lchown
, 3)
1490 MIPS_SYS(sys_ni_syscall
, 0)
1491 MIPS_SYS(sys_ni_syscall
, 0) /* was sys_stat */
1492 MIPS_SYS(sys_lseek
, 3)
1493 MIPS_SYS(sys_getpid
, 0) /* 4020 */
1494 MIPS_SYS(sys_mount
, 5)
1495 MIPS_SYS(sys_oldumount
, 1)
1496 MIPS_SYS(sys_setuid
, 1)
1497 MIPS_SYS(sys_getuid
, 0)
1498 MIPS_SYS(sys_stime
, 1) /* 4025 */
1499 MIPS_SYS(sys_ptrace
, 4)
1500 MIPS_SYS(sys_alarm
, 1)
1501 MIPS_SYS(sys_ni_syscall
, 0) /* was sys_fstat */
1502 MIPS_SYS(sys_pause
, 0)
1503 MIPS_SYS(sys_utime
, 2) /* 4030 */
1504 MIPS_SYS(sys_ni_syscall
, 0)
1505 MIPS_SYS(sys_ni_syscall
, 0)
1506 MIPS_SYS(sys_access
, 2)
1507 MIPS_SYS(sys_nice
, 1)
1508 MIPS_SYS(sys_ni_syscall
, 0) /* 4035 */
1509 MIPS_SYS(sys_sync
, 0)
1510 MIPS_SYS(sys_kill
, 2)
1511 MIPS_SYS(sys_rename
, 2)
1512 MIPS_SYS(sys_mkdir
, 2)
1513 MIPS_SYS(sys_rmdir
, 1) /* 4040 */
1514 MIPS_SYS(sys_dup
, 1)
1515 MIPS_SYS(sys_pipe
, 0)
1516 MIPS_SYS(sys_times
, 1)
1517 MIPS_SYS(sys_ni_syscall
, 0)
1518 MIPS_SYS(sys_brk
, 1) /* 4045 */
1519 MIPS_SYS(sys_setgid
, 1)
1520 MIPS_SYS(sys_getgid
, 0)
1521 MIPS_SYS(sys_ni_syscall
, 0) /* was signal(2) */
1522 MIPS_SYS(sys_geteuid
, 0)
1523 MIPS_SYS(sys_getegid
, 0) /* 4050 */
1524 MIPS_SYS(sys_acct
, 0)
1525 MIPS_SYS(sys_umount
, 2)
1526 MIPS_SYS(sys_ni_syscall
, 0)
1527 MIPS_SYS(sys_ioctl
, 3)
1528 MIPS_SYS(sys_fcntl
, 3) /* 4055 */
1529 MIPS_SYS(sys_ni_syscall
, 2)
1530 MIPS_SYS(sys_setpgid
, 2)
1531 MIPS_SYS(sys_ni_syscall
, 0)
1532 MIPS_SYS(sys_olduname
, 1)
1533 MIPS_SYS(sys_umask
, 1) /* 4060 */
1534 MIPS_SYS(sys_chroot
, 1)
1535 MIPS_SYS(sys_ustat
, 2)
1536 MIPS_SYS(sys_dup2
, 2)
1537 MIPS_SYS(sys_getppid
, 0)
1538 MIPS_SYS(sys_getpgrp
, 0) /* 4065 */
1539 MIPS_SYS(sys_setsid
, 0)
1540 MIPS_SYS(sys_sigaction
, 3)
1541 MIPS_SYS(sys_sgetmask
, 0)
1542 MIPS_SYS(sys_ssetmask
, 1)
1543 MIPS_SYS(sys_setreuid
, 2) /* 4070 */
1544 MIPS_SYS(sys_setregid
, 2)
1545 MIPS_SYS(sys_sigsuspend
, 0)
1546 MIPS_SYS(sys_sigpending
, 1)
1547 MIPS_SYS(sys_sethostname
, 2)
1548 MIPS_SYS(sys_setrlimit
, 2) /* 4075 */
1549 MIPS_SYS(sys_getrlimit
, 2)
1550 MIPS_SYS(sys_getrusage
, 2)
1551 MIPS_SYS(sys_gettimeofday
, 2)
1552 MIPS_SYS(sys_settimeofday
, 2)
1553 MIPS_SYS(sys_getgroups
, 2) /* 4080 */
1554 MIPS_SYS(sys_setgroups
, 2)
1555 MIPS_SYS(sys_ni_syscall
, 0) /* old_select */
1556 MIPS_SYS(sys_symlink
, 2)
1557 MIPS_SYS(sys_ni_syscall
, 0) /* was sys_lstat */
1558 MIPS_SYS(sys_readlink
, 3) /* 4085 */
1559 MIPS_SYS(sys_uselib
, 1)
1560 MIPS_SYS(sys_swapon
, 2)
1561 MIPS_SYS(sys_reboot
, 3)
1562 MIPS_SYS(old_readdir
, 3)
1563 MIPS_SYS(old_mmap
, 6) /* 4090 */
1564 MIPS_SYS(sys_munmap
, 2)
1565 MIPS_SYS(sys_truncate
, 2)
1566 MIPS_SYS(sys_ftruncate
, 2)
1567 MIPS_SYS(sys_fchmod
, 2)
1568 MIPS_SYS(sys_fchown
, 3) /* 4095 */
1569 MIPS_SYS(sys_getpriority
, 2)
1570 MIPS_SYS(sys_setpriority
, 3)
1571 MIPS_SYS(sys_ni_syscall
, 0)
1572 MIPS_SYS(sys_statfs
, 2)
1573 MIPS_SYS(sys_fstatfs
, 2) /* 4100 */
1574 MIPS_SYS(sys_ni_syscall
, 0) /* was ioperm(2) */
1575 MIPS_SYS(sys_socketcall
, 2)
1576 MIPS_SYS(sys_syslog
, 3)
1577 MIPS_SYS(sys_setitimer
, 3)
1578 MIPS_SYS(sys_getitimer
, 2) /* 4105 */
1579 MIPS_SYS(sys_newstat
, 2)
1580 MIPS_SYS(sys_newlstat
, 2)
1581 MIPS_SYS(sys_newfstat
, 2)
1582 MIPS_SYS(sys_uname
, 1)
1583 MIPS_SYS(sys_ni_syscall
, 0) /* 4110 was iopl(2) */
1584 MIPS_SYS(sys_vhangup
, 0)
1585 MIPS_SYS(sys_ni_syscall
, 0) /* was sys_idle() */
1586 MIPS_SYS(sys_ni_syscall
, 0) /* was sys_vm86 */
1587 MIPS_SYS(sys_wait4
, 4)
1588 MIPS_SYS(sys_swapoff
, 1) /* 4115 */
1589 MIPS_SYS(sys_sysinfo
, 1)
1590 MIPS_SYS(sys_ipc
, 6)
1591 MIPS_SYS(sys_fsync
, 1)
1592 MIPS_SYS(sys_sigreturn
, 0)
1593 MIPS_SYS(sys_clone
, 0) /* 4120 */
1594 MIPS_SYS(sys_setdomainname
, 2)
1595 MIPS_SYS(sys_newuname
, 1)
1596 MIPS_SYS(sys_ni_syscall
, 0) /* sys_modify_ldt */
1597 MIPS_SYS(sys_adjtimex
, 1)
1598 MIPS_SYS(sys_mprotect
, 3) /* 4125 */
1599 MIPS_SYS(sys_sigprocmask
, 3)
1600 MIPS_SYS(sys_ni_syscall
, 0) /* was create_module */
1601 MIPS_SYS(sys_init_module
, 5)
1602 MIPS_SYS(sys_delete_module
, 1)
1603 MIPS_SYS(sys_ni_syscall
, 0) /* 4130 was get_kernel_syms */
1604 MIPS_SYS(sys_quotactl
, 0)
1605 MIPS_SYS(sys_getpgid
, 1)
1606 MIPS_SYS(sys_fchdir
, 1)
1607 MIPS_SYS(sys_bdflush
, 2)
1608 MIPS_SYS(sys_sysfs
, 3) /* 4135 */
1609 MIPS_SYS(sys_personality
, 1)
1610 MIPS_SYS(sys_ni_syscall
, 0) /* for afs_syscall */
1611 MIPS_SYS(sys_setfsuid
, 1)
1612 MIPS_SYS(sys_setfsgid
, 1)
1613 MIPS_SYS(sys_llseek
, 5) /* 4140 */
1614 MIPS_SYS(sys_getdents
, 3)
1615 MIPS_SYS(sys_select
, 5)
1616 MIPS_SYS(sys_flock
, 2)
1617 MIPS_SYS(sys_msync
, 3)
1618 MIPS_SYS(sys_readv
, 3) /* 4145 */
1619 MIPS_SYS(sys_writev
, 3)
1620 MIPS_SYS(sys_cacheflush
, 3)
1621 MIPS_SYS(sys_cachectl
, 3)
1622 MIPS_SYS(sys_sysmips
, 4)
1623 MIPS_SYS(sys_ni_syscall
, 0) /* 4150 */
1624 MIPS_SYS(sys_getsid
, 1)
1625 MIPS_SYS(sys_fdatasync
, 0)
1626 MIPS_SYS(sys_sysctl
, 1)
1627 MIPS_SYS(sys_mlock
, 2)
1628 MIPS_SYS(sys_munlock
, 2) /* 4155 */
1629 MIPS_SYS(sys_mlockall
, 1)
1630 MIPS_SYS(sys_munlockall
, 0)
1631 MIPS_SYS(sys_sched_setparam
, 2)
1632 MIPS_SYS(sys_sched_getparam
, 2)
1633 MIPS_SYS(sys_sched_setscheduler
, 3) /* 4160 */
1634 MIPS_SYS(sys_sched_getscheduler
, 1)
1635 MIPS_SYS(sys_sched_yield
, 0)
1636 MIPS_SYS(sys_sched_get_priority_max
, 1)
1637 MIPS_SYS(sys_sched_get_priority_min
, 1)
1638 MIPS_SYS(sys_sched_rr_get_interval
, 2) /* 4165 */
1639 MIPS_SYS(sys_nanosleep
, 2)
1640 MIPS_SYS(sys_mremap
, 4)
1641 MIPS_SYS(sys_accept
, 3)
1642 MIPS_SYS(sys_bind
, 3)
1643 MIPS_SYS(sys_connect
, 3) /* 4170 */
1644 MIPS_SYS(sys_getpeername
, 3)
1645 MIPS_SYS(sys_getsockname
, 3)
1646 MIPS_SYS(sys_getsockopt
, 5)
1647 MIPS_SYS(sys_listen
, 2)
1648 MIPS_SYS(sys_recv
, 4) /* 4175 */
1649 MIPS_SYS(sys_recvfrom
, 6)
1650 MIPS_SYS(sys_recvmsg
, 3)
1651 MIPS_SYS(sys_send
, 4)
1652 MIPS_SYS(sys_sendmsg
, 3)
1653 MIPS_SYS(sys_sendto
, 6) /* 4180 */
1654 MIPS_SYS(sys_setsockopt
, 5)
1655 MIPS_SYS(sys_shutdown
, 2)
1656 MIPS_SYS(sys_socket
, 3)
1657 MIPS_SYS(sys_socketpair
, 4)
1658 MIPS_SYS(sys_setresuid
, 3) /* 4185 */
1659 MIPS_SYS(sys_getresuid
, 3)
1660 MIPS_SYS(sys_ni_syscall
, 0) /* was sys_query_module */
1661 MIPS_SYS(sys_poll
, 3)
1662 MIPS_SYS(sys_nfsservctl
, 3)
1663 MIPS_SYS(sys_setresgid
, 3) /* 4190 */
1664 MIPS_SYS(sys_getresgid
, 3)
1665 MIPS_SYS(sys_prctl
, 5)
1666 MIPS_SYS(sys_rt_sigreturn
, 0)
1667 MIPS_SYS(sys_rt_sigaction
, 4)
1668 MIPS_SYS(sys_rt_sigprocmask
, 4) /* 4195 */
1669 MIPS_SYS(sys_rt_sigpending
, 2)
1670 MIPS_SYS(sys_rt_sigtimedwait
, 4)
1671 MIPS_SYS(sys_rt_sigqueueinfo
, 3)
1672 MIPS_SYS(sys_rt_sigsuspend
, 0)
1673 MIPS_SYS(sys_pread64
, 6) /* 4200 */
1674 MIPS_SYS(sys_pwrite64
, 6)
1675 MIPS_SYS(sys_chown
, 3)
1676 MIPS_SYS(sys_getcwd
, 2)
1677 MIPS_SYS(sys_capget
, 2)
1678 MIPS_SYS(sys_capset
, 2) /* 4205 */
1679 MIPS_SYS(sys_sigaltstack
, 0)
1680 MIPS_SYS(sys_sendfile
, 4)
1681 MIPS_SYS(sys_ni_syscall
, 0)
1682 MIPS_SYS(sys_ni_syscall
, 0)
1683 MIPS_SYS(sys_mmap2
, 6) /* 4210 */
1684 MIPS_SYS(sys_truncate64
, 4)
1685 MIPS_SYS(sys_ftruncate64
, 4)
1686 MIPS_SYS(sys_stat64
, 2)
1687 MIPS_SYS(sys_lstat64
, 2)
1688 MIPS_SYS(sys_fstat64
, 2) /* 4215 */
1689 MIPS_SYS(sys_pivot_root
, 2)
1690 MIPS_SYS(sys_mincore
, 3)
1691 MIPS_SYS(sys_madvise
, 3)
1692 MIPS_SYS(sys_getdents64
, 3)
1693 MIPS_SYS(sys_fcntl64
, 3) /* 4220 */
1694 MIPS_SYS(sys_ni_syscall
, 0)
1695 MIPS_SYS(sys_gettid
, 0)
1696 MIPS_SYS(sys_readahead
, 5)
1697 MIPS_SYS(sys_setxattr
, 5)
1698 MIPS_SYS(sys_lsetxattr
, 5) /* 4225 */
1699 MIPS_SYS(sys_fsetxattr
, 5)
1700 MIPS_SYS(sys_getxattr
, 4)
1701 MIPS_SYS(sys_lgetxattr
, 4)
1702 MIPS_SYS(sys_fgetxattr
, 4)
1703 MIPS_SYS(sys_listxattr
, 3) /* 4230 */
1704 MIPS_SYS(sys_llistxattr
, 3)
1705 MIPS_SYS(sys_flistxattr
, 3)
1706 MIPS_SYS(sys_removexattr
, 2)
1707 MIPS_SYS(sys_lremovexattr
, 2)
1708 MIPS_SYS(sys_fremovexattr
, 2) /* 4235 */
1709 MIPS_SYS(sys_tkill
, 2)
1710 MIPS_SYS(sys_sendfile64
, 5)
1711 MIPS_SYS(sys_futex
, 2)
1712 MIPS_SYS(sys_sched_setaffinity
, 3)
1713 MIPS_SYS(sys_sched_getaffinity
, 3) /* 4240 */
1714 MIPS_SYS(sys_io_setup
, 2)
1715 MIPS_SYS(sys_io_destroy
, 1)
1716 MIPS_SYS(sys_io_getevents
, 5)
1717 MIPS_SYS(sys_io_submit
, 3)
1718 MIPS_SYS(sys_io_cancel
, 3) /* 4245 */
1719 MIPS_SYS(sys_exit_group
, 1)
1720 MIPS_SYS(sys_lookup_dcookie
, 3)
1721 MIPS_SYS(sys_epoll_create
, 1)
1722 MIPS_SYS(sys_epoll_ctl
, 4)
1723 MIPS_SYS(sys_epoll_wait
, 3) /* 4250 */
1724 MIPS_SYS(sys_remap_file_pages
, 5)
1725 MIPS_SYS(sys_set_tid_address
, 1)
1726 MIPS_SYS(sys_restart_syscall
, 0)
1727 MIPS_SYS(sys_fadvise64_64
, 7)
1728 MIPS_SYS(sys_statfs64
, 3) /* 4255 */
1729 MIPS_SYS(sys_fstatfs64
, 2)
1730 MIPS_SYS(sys_timer_create
, 3)
1731 MIPS_SYS(sys_timer_settime
, 4)
1732 MIPS_SYS(sys_timer_gettime
, 2)
1733 MIPS_SYS(sys_timer_getoverrun
, 1) /* 4260 */
1734 MIPS_SYS(sys_timer_delete
, 1)
1735 MIPS_SYS(sys_clock_settime
, 2)
1736 MIPS_SYS(sys_clock_gettime
, 2)
1737 MIPS_SYS(sys_clock_getres
, 2)
1738 MIPS_SYS(sys_clock_nanosleep
, 4) /* 4265 */
1739 MIPS_SYS(sys_tgkill
, 3)
1740 MIPS_SYS(sys_utimes
, 2)
1741 MIPS_SYS(sys_mbind
, 4)
1742 MIPS_SYS(sys_ni_syscall
, 0) /* sys_get_mempolicy */
1743 MIPS_SYS(sys_ni_syscall
, 0) /* 4270 sys_set_mempolicy */
1744 MIPS_SYS(sys_mq_open
, 4)
1745 MIPS_SYS(sys_mq_unlink
, 1)
1746 MIPS_SYS(sys_mq_timedsend
, 5)
1747 MIPS_SYS(sys_mq_timedreceive
, 5)
1748 MIPS_SYS(sys_mq_notify
, 2) /* 4275 */
1749 MIPS_SYS(sys_mq_getsetattr
, 3)
1750 MIPS_SYS(sys_ni_syscall
, 0) /* sys_vserver */
1751 MIPS_SYS(sys_waitid
, 4)
1752 MIPS_SYS(sys_ni_syscall
, 0) /* available, was setaltroot */
1753 MIPS_SYS(sys_add_key
, 5)
1754 MIPS_SYS(sys_request_key
, 4)
1755 MIPS_SYS(sys_keyctl
, 5)
1756 MIPS_SYS(sys_set_thread_area
, 1)
1757 MIPS_SYS(sys_inotify_init
, 0)
1758 MIPS_SYS(sys_inotify_add_watch
, 3) /* 4285 */
1759 MIPS_SYS(sys_inotify_rm_watch
, 2)
1760 MIPS_SYS(sys_migrate_pages
, 4)
1761 MIPS_SYS(sys_openat
, 4)
1762 MIPS_SYS(sys_mkdirat
, 3)
1763 MIPS_SYS(sys_mknodat
, 4) /* 4290 */
1764 MIPS_SYS(sys_fchownat
, 5)
1765 MIPS_SYS(sys_futimesat
, 3)
1766 MIPS_SYS(sys_fstatat64
, 4)
1767 MIPS_SYS(sys_unlinkat
, 3)
1768 MIPS_SYS(sys_renameat
, 4) /* 4295 */
1769 MIPS_SYS(sys_linkat
, 5)
1770 MIPS_SYS(sys_symlinkat
, 3)
1771 MIPS_SYS(sys_readlinkat
, 4)
1772 MIPS_SYS(sys_fchmodat
, 3)
1773 MIPS_SYS(sys_faccessat
, 3) /* 4300 */
1774 MIPS_SYS(sys_pselect6
, 6)
1775 MIPS_SYS(sys_ppoll
, 5)
1776 MIPS_SYS(sys_unshare
, 1)
1777 MIPS_SYS(sys_splice
, 4)
1778 MIPS_SYS(sys_sync_file_range
, 7) /* 4305 */
1779 MIPS_SYS(sys_tee
, 4)
1780 MIPS_SYS(sys_vmsplice
, 4)
1781 MIPS_SYS(sys_move_pages
, 6)
1782 MIPS_SYS(sys_set_robust_list
, 2)
1783 MIPS_SYS(sys_get_robust_list
, 3) /* 4310 */
1784 MIPS_SYS(sys_kexec_load
, 4)
1785 MIPS_SYS(sys_getcpu
, 3)
1786 MIPS_SYS(sys_epoll_pwait
, 6)
1787 MIPS_SYS(sys_ioprio_set
, 3)
1788 MIPS_SYS(sys_ioprio_get
, 2)
1793 void cpu_loop(CPUMIPSState
*env
)
1795 target_siginfo_t info
;
1797 unsigned int syscall_num
;
1800 trapnr
= cpu_mips_exec(env
);
1803 syscall_num
= env
->active_tc
.gpr
[2] - 4000;
1804 env
->active_tc
.PC
+= 4;
1805 if (syscall_num
>= sizeof(mips_syscall_args
)) {
1810 abi_ulong arg5
= 0, arg6
= 0, arg7
= 0, arg8
= 0;
1812 nb_args
= mips_syscall_args
[syscall_num
];
1813 sp_reg
= env
->active_tc
.gpr
[29];
1815 /* these arguments are taken from the stack */
1816 /* FIXME - what to do if get_user() fails? */
1817 case 8: get_user_ual(arg8
, sp_reg
+ 28);
1818 case 7: get_user_ual(arg7
, sp_reg
+ 24);
1819 case 6: get_user_ual(arg6
, sp_reg
+ 20);
1820 case 5: get_user_ual(arg5
, sp_reg
+ 16);
1824 ret
= do_syscall(env
, env
->active_tc
.gpr
[2],
1825 env
->active_tc
.gpr
[4],
1826 env
->active_tc
.gpr
[5],
1827 env
->active_tc
.gpr
[6],
1828 env
->active_tc
.gpr
[7],
1829 arg5
, arg6
/*, arg7, arg8*/);
1831 if ((unsigned int)ret
>= (unsigned int)(-1133)) {
1832 env
->active_tc
.gpr
[7] = 1; /* error flag */
1835 env
->active_tc
.gpr
[7] = 0; /* error flag */
1837 env
->active_tc
.gpr
[2] = ret
;
1843 info
.si_signo
= TARGET_SIGILL
;
1846 queue_signal(env
, info
.si_signo
, &info
);
1848 case EXCP_INTERRUPT
:
1849 /* just indicate that signals should be handled asap */
1855 sig
= gdb_handlesig (env
, TARGET_SIGTRAP
);
1858 info
.si_signo
= sig
;
1860 info
.si_code
= TARGET_TRAP_BRKPT
;
1861 queue_signal(env
, info
.si_signo
, &info
);
1867 fprintf(stderr
, "qemu: unhandled CPU exception 0x%x - aborting\n",
1869 cpu_dump_state(env
, stderr
, fprintf
, 0);
1872 process_pending_signals(env
);
1878 void cpu_loop (CPUState
*env
)
1881 target_siginfo_t info
;
1884 trapnr
= cpu_sh4_exec (env
);
1889 ret
= do_syscall(env
,
1897 env
->gregs
[0] = ret
;
1899 case EXCP_INTERRUPT
:
1900 /* just indicate that signals should be handled asap */
1906 sig
= gdb_handlesig (env
, TARGET_SIGTRAP
);
1909 info
.si_signo
= sig
;
1911 info
.si_code
= TARGET_TRAP_BRKPT
;
1912 queue_signal(env
, info
.si_signo
, &info
);
1918 info
.si_signo
= SIGSEGV
;
1920 info
.si_code
= TARGET_SEGV_MAPERR
;
1921 info
._sifields
._sigfault
._addr
= env
->tea
;
1922 queue_signal(env
, info
.si_signo
, &info
);
1926 printf ("Unhandled trap: 0x%x\n", trapnr
);
1927 cpu_dump_state(env
, stderr
, fprintf
, 0);
1930 process_pending_signals (env
);
1936 void cpu_loop (CPUState
*env
)
1939 target_siginfo_t info
;
1942 trapnr
= cpu_cris_exec (env
);
1946 info
.si_signo
= SIGSEGV
;
1948 /* XXX: check env->error_code */
1949 info
.si_code
= TARGET_SEGV_MAPERR
;
1950 info
._sifields
._sigfault
._addr
= env
->pregs
[PR_EDA
];
1951 queue_signal(env
, info
.si_signo
, &info
);
1954 case EXCP_INTERRUPT
:
1955 /* just indicate that signals should be handled asap */
1958 ret
= do_syscall(env
,
1966 env
->regs
[10] = ret
;
1972 sig
= gdb_handlesig (env
, TARGET_SIGTRAP
);
1975 info
.si_signo
= sig
;
1977 info
.si_code
= TARGET_TRAP_BRKPT
;
1978 queue_signal(env
, info
.si_signo
, &info
);
1983 printf ("Unhandled trap: 0x%x\n", trapnr
);
1984 cpu_dump_state(env
, stderr
, fprintf
, 0);
1987 process_pending_signals (env
);
1994 void cpu_loop(CPUM68KState
*env
)
1998 target_siginfo_t info
;
1999 TaskState
*ts
= env
->opaque
;
2002 trapnr
= cpu_m68k_exec(env
);
2006 if (ts
->sim_syscalls
) {
2008 nr
= lduw(env
->pc
+ 2);
2010 do_m68k_simcall(env
, nr
);
2016 case EXCP_HALT_INSN
:
2017 /* Semihosing syscall. */
2019 do_m68k_semihosting(env
, env
->dregs
[0]);
2023 case EXCP_UNSUPPORTED
:
2025 info
.si_signo
= SIGILL
;
2027 info
.si_code
= TARGET_ILL_ILLOPN
;
2028 info
._sifields
._sigfault
._addr
= env
->pc
;
2029 queue_signal(env
, info
.si_signo
, &info
);
2033 ts
->sim_syscalls
= 0;
2036 env
->dregs
[0] = do_syscall(env
,
2046 case EXCP_INTERRUPT
:
2047 /* just indicate that signals should be handled asap */
2051 info
.si_signo
= SIGSEGV
;
2053 /* XXX: check env->error_code */
2054 info
.si_code
= TARGET_SEGV_MAPERR
;
2055 info
._sifields
._sigfault
._addr
= env
->mmu
.ar
;
2056 queue_signal(env
, info
.si_signo
, &info
);
2063 sig
= gdb_handlesig (env
, TARGET_SIGTRAP
);
2066 info
.si_signo
= sig
;
2068 info
.si_code
= TARGET_TRAP_BRKPT
;
2069 queue_signal(env
, info
.si_signo
, &info
);
2074 fprintf(stderr
, "qemu: unhandled CPU exception 0x%x - aborting\n",
2076 cpu_dump_state(env
, stderr
, fprintf
, 0);
2079 process_pending_signals(env
);
2082 #endif /* TARGET_M68K */
2085 void cpu_loop (CPUState
*env
)
2088 target_siginfo_t info
;
2091 trapnr
= cpu_alpha_exec (env
);
2095 fprintf(stderr
, "Reset requested. Exit\n");
2099 fprintf(stderr
, "Machine check exception. Exit\n");
2103 fprintf(stderr
, "Arithmetic trap.\n");
2106 case EXCP_HW_INTERRUPT
:
2107 fprintf(stderr
, "External interrupt. Exit\n");
2111 fprintf(stderr
, "MMU data fault\n");
2114 case EXCP_DTB_MISS_PAL
:
2115 fprintf(stderr
, "MMU data TLB miss in PALcode\n");
2119 fprintf(stderr
, "MMU instruction TLB miss\n");
2123 fprintf(stderr
, "MMU instruction access violation\n");
2126 case EXCP_DTB_MISS_NATIVE
:
2127 fprintf(stderr
, "MMU data TLB miss\n");
2131 fprintf(stderr
, "Unaligned access\n");
2135 fprintf(stderr
, "Invalid instruction\n");
2139 fprintf(stderr
, "Floating-point not allowed\n");
2142 case EXCP_CALL_PAL
... (EXCP_CALL_PALP
- 1):
2143 call_pal(env
, (trapnr
>> 6) | 0x80);
2145 case EXCP_CALL_PALP
... (EXCP_CALL_PALE
- 1):
2146 fprintf(stderr
, "Privileged call to PALcode\n");
2153 sig
= gdb_handlesig (env
, TARGET_SIGTRAP
);
2156 info
.si_signo
= sig
;
2158 info
.si_code
= TARGET_TRAP_BRKPT
;
2159 queue_signal(env
, info
.si_signo
, &info
);
2164 printf ("Unhandled trap: 0x%x\n", trapnr
);
2165 cpu_dump_state(env
, stderr
, fprintf
, 0);
2168 process_pending_signals (env
);
2171 #endif /* TARGET_ALPHA */
2173 static void usage(void)
2175 printf("qemu-" TARGET_ARCH
" version " QEMU_VERSION
", Copyright (c) 2003-2008 Fabrice Bellard\n"
2176 "usage: qemu-" TARGET_ARCH
" [options] program [arguments...]\n"
2177 "Linux CPU emulator (compiled for %s emulation)\n"
2179 "Standard options:\n"
2180 "-h print this help\n"
2181 "-g port wait gdb connection to port\n"
2182 "-L path set the elf interpreter prefix (default=%s)\n"
2183 "-s size set the stack size in bytes (default=%ld)\n"
2184 "-cpu model select CPU (-cpu ? for list)\n"
2185 "-drop-ld-preload drop LD_PRELOAD for target process\n"
2188 "-d options activate log (logfile=%s)\n"
2189 "-p pagesize set the host page size to 'pagesize'\n"
2190 "-strace log system calls\n"
2192 "Environment variables:\n"
2193 "QEMU_STRACE Print system calls and arguments similar to the\n"
2194 " 'strace' program. Enable by setting to any value.\n"
2203 THREAD CPUState
*thread_env
;
2205 /* Assumes contents are already zeroed. */
2206 void init_task_state(TaskState
*ts
)
2211 ts
->first_free
= ts
->sigqueue_table
;
2212 for (i
= 0; i
< MAX_SIGQUEUE_SIZE
- 1; i
++) {
2213 ts
->sigqueue_table
[i
].next
= &ts
->sigqueue_table
[i
+ 1];
2215 ts
->sigqueue_table
[i
].next
= NULL
;
2218 int main(int argc
, char **argv
, char **envp
)
2220 const char *filename
;
2221 const char *cpu_model
;
2222 struct target_pt_regs regs1
, *regs
= ®s1
;
2223 struct image_info info1
, *info
= &info1
;
2224 TaskState ts1
, *ts
= &ts1
;
2228 int gdbstub_port
= 0;
2229 int drop_ld_preload
= 0, environ_count
= 0;
2230 char **target_environ
, **wrk
, **dst
;
2235 qemu_cache_utils_init(envp
);
2238 cpu_set_log_filename(DEBUG_LOGFILE
);
2250 if (!strcmp(r
, "-")) {
2252 } else if (!strcmp(r
, "d")) {
2254 const CPULogItem
*item
;
2260 mask
= cpu_str_to_log_mask(r
);
2262 printf("Log items (comma separated):\n");
2263 for(item
= cpu_log_items
; item
->mask
!= 0; item
++) {
2264 printf("%-10s %s\n", item
->name
, item
->help
);
2269 } else if (!strcmp(r
, "s")) {
2271 x86_stack_size
= strtol(r
, (char **)&r
, 0);
2272 if (x86_stack_size
<= 0)
2275 x86_stack_size
*= 1024 * 1024;
2276 else if (*r
== 'k' || *r
== 'K')
2277 x86_stack_size
*= 1024;
2278 } else if (!strcmp(r
, "L")) {
2279 interp_prefix
= argv
[optind
++];
2280 } else if (!strcmp(r
, "p")) {
2281 qemu_host_page_size
= atoi(argv
[optind
++]);
2282 if (qemu_host_page_size
== 0 ||
2283 (qemu_host_page_size
& (qemu_host_page_size
- 1)) != 0) {
2284 fprintf(stderr
, "page size must be a power of two\n");
2287 } else if (!strcmp(r
, "g")) {
2288 gdbstub_port
= atoi(argv
[optind
++]);
2289 } else if (!strcmp(r
, "r")) {
2290 qemu_uname_release
= argv
[optind
++];
2291 } else if (!strcmp(r
, "cpu")) {
2292 cpu_model
= argv
[optind
++];
2293 if (strcmp(cpu_model
, "?") == 0) {
2294 /* XXX: implement xxx_cpu_list for targets that still miss it */
2295 #if defined(cpu_list)
2296 cpu_list(stdout
, &fprintf
);
2300 } else if (!strcmp(r
, "drop-ld-preload")) {
2301 drop_ld_preload
= 1;
2302 } else if (!strcmp(r
, "strace")) {
2311 filename
= argv
[optind
];
2314 memset(regs
, 0, sizeof(struct target_pt_regs
));
2316 /* Zero out image_info */
2317 memset(info
, 0, sizeof(struct image_info
));
2319 /* Scan interp_prefix dir for replacement files. */
2320 init_paths(interp_prefix
);
2322 if (cpu_model
== NULL
) {
2323 #if defined(TARGET_I386)
2324 #ifdef TARGET_X86_64
2325 cpu_model
= "qemu64";
2327 cpu_model
= "qemu32";
2329 #elif defined(TARGET_ARM)
2330 cpu_model
= "arm926";
2331 #elif defined(TARGET_M68K)
2333 #elif defined(TARGET_SPARC)
2334 #ifdef TARGET_SPARC64
2335 cpu_model
= "TI UltraSparc II";
2337 cpu_model
= "Fujitsu MB86904";
2339 #elif defined(TARGET_MIPS)
2340 #if defined(TARGET_ABI_MIPSN32) || defined(TARGET_ABI_MIPSN64)
2345 #elif defined(TARGET_PPC)
2355 cpu_exec_init_all(0);
2356 /* NOTE: we need to init the CPU at this stage to get
2357 qemu_host_page_size */
2358 env
= cpu_init(cpu_model
);
2360 fprintf(stderr
, "Unable to find CPU definition\n");
2365 if (getenv("QEMU_STRACE")) {
2373 target_environ
= malloc((environ_count
+ 1) * sizeof(char *));
2374 if (!target_environ
)
2376 for (wrk
= environ
, dst
= target_environ
; *wrk
; wrk
++) {
2377 if (drop_ld_preload
&& !strncmp(*wrk
, "LD_PRELOAD=", 11))
2379 *(dst
++) = strdup(*wrk
);
2381 *dst
= NULL
; /* NULL terminate target_environ */
2383 if (loader_exec(filename
, argv
+optind
, target_environ
, regs
, info
) != 0) {
2384 printf("Error loading %s\n", filename
);
2388 for (wrk
= target_environ
; *wrk
; wrk
++) {
2392 free(target_environ
);
2397 fprintf(logfile
, "start_brk 0x" TARGET_ABI_FMT_lx
"\n", info
->start_brk
);
2398 fprintf(logfile
, "end_code 0x" TARGET_ABI_FMT_lx
"\n", info
->end_code
);
2399 fprintf(logfile
, "start_code 0x" TARGET_ABI_FMT_lx
"\n",
2401 fprintf(logfile
, "start_data 0x" TARGET_ABI_FMT_lx
"\n",
2403 fprintf(logfile
, "end_data 0x" TARGET_ABI_FMT_lx
"\n", info
->end_data
);
2404 fprintf(logfile
, "start_stack 0x" TARGET_ABI_FMT_lx
"\n",
2406 fprintf(logfile
, "brk 0x" TARGET_ABI_FMT_lx
"\n", info
->brk
);
2407 fprintf(logfile
, "entry 0x" TARGET_ABI_FMT_lx
"\n", info
->entry
);
2410 target_set_brk(info
->brk
);
2414 /* build Task State */
2415 memset(ts
, 0, sizeof(TaskState
));
2416 init_task_state(ts
);
2419 env
->user_mode_only
= 1;
2421 #if defined(TARGET_I386)
2422 cpu_x86_set_cpl(env
, 3);
2424 env
->cr
[0] = CR0_PG_MASK
| CR0_WP_MASK
| CR0_PE_MASK
;
2425 env
->hflags
|= HF_PE_MASK
;
2426 if (env
->cpuid_features
& CPUID_SSE
) {
2427 env
->cr
[4] |= CR4_OSFXSR_MASK
;
2428 env
->hflags
|= HF_OSFXSR_MASK
;
2430 #ifndef TARGET_ABI32
2431 /* enable 64 bit mode if possible */
2432 if (!(env
->cpuid_ext2_features
& CPUID_EXT2_LM
)) {
2433 fprintf(stderr
, "The selected x86 CPU does not support 64 bit mode\n");
2436 env
->cr
[4] |= CR4_PAE_MASK
;
2437 env
->efer
|= MSR_EFER_LMA
| MSR_EFER_LME
;
2438 env
->hflags
|= HF_LMA_MASK
;
2441 /* flags setup : we activate the IRQs by default as in user mode */
2442 env
->eflags
|= IF_MASK
;
2444 /* linux register setup */
2445 #ifndef TARGET_ABI32
2446 env
->regs
[R_EAX
] = regs
->rax
;
2447 env
->regs
[R_EBX
] = regs
->rbx
;
2448 env
->regs
[R_ECX
] = regs
->rcx
;
2449 env
->regs
[R_EDX
] = regs
->rdx
;
2450 env
->regs
[R_ESI
] = regs
->rsi
;
2451 env
->regs
[R_EDI
] = regs
->rdi
;
2452 env
->regs
[R_EBP
] = regs
->rbp
;
2453 env
->regs
[R_ESP
] = regs
->rsp
;
2454 env
->eip
= regs
->rip
;
2456 env
->regs
[R_EAX
] = regs
->eax
;
2457 env
->regs
[R_EBX
] = regs
->ebx
;
2458 env
->regs
[R_ECX
] = regs
->ecx
;
2459 env
->regs
[R_EDX
] = regs
->edx
;
2460 env
->regs
[R_ESI
] = regs
->esi
;
2461 env
->regs
[R_EDI
] = regs
->edi
;
2462 env
->regs
[R_EBP
] = regs
->ebp
;
2463 env
->regs
[R_ESP
] = regs
->esp
;
2464 env
->eip
= regs
->eip
;
2467 /* linux interrupt setup */
2468 #ifndef TARGET_ABI32
2469 env
->idt
.limit
= 511;
2471 env
->idt
.limit
= 255;
2473 env
->idt
.base
= target_mmap(0, sizeof(uint64_t) * (env
->idt
.limit
+ 1),
2474 PROT_READ
|PROT_WRITE
,
2475 MAP_ANONYMOUS
|MAP_PRIVATE
, -1, 0);
2476 idt_table
= g2h(env
->idt
.base
);
2499 /* linux segment setup */
2501 uint64_t *gdt_table
;
2502 env
->gdt
.base
= target_mmap(0, sizeof(uint64_t) * TARGET_GDT_ENTRIES
,
2503 PROT_READ
|PROT_WRITE
,
2504 MAP_ANONYMOUS
|MAP_PRIVATE
, -1, 0);
2505 env
->gdt
.limit
= sizeof(uint64_t) * TARGET_GDT_ENTRIES
- 1;
2506 gdt_table
= g2h(env
->gdt
.base
);
2508 write_dt(&gdt_table
[__USER_CS
>> 3], 0, 0xfffff,
2509 DESC_G_MASK
| DESC_B_MASK
| DESC_P_MASK
| DESC_S_MASK
|
2510 (3 << DESC_DPL_SHIFT
) | (0xa << DESC_TYPE_SHIFT
));
2512 /* 64 bit code segment */
2513 write_dt(&gdt_table
[__USER_CS
>> 3], 0, 0xfffff,
2514 DESC_G_MASK
| DESC_B_MASK
| DESC_P_MASK
| DESC_S_MASK
|
2516 (3 << DESC_DPL_SHIFT
) | (0xa << DESC_TYPE_SHIFT
));
2518 write_dt(&gdt_table
[__USER_DS
>> 3], 0, 0xfffff,
2519 DESC_G_MASK
| DESC_B_MASK
| DESC_P_MASK
| DESC_S_MASK
|
2520 (3 << DESC_DPL_SHIFT
) | (0x2 << DESC_TYPE_SHIFT
));
2522 cpu_x86_load_seg(env
, R_CS
, __USER_CS
);
2523 cpu_x86_load_seg(env
, R_SS
, __USER_DS
);
2525 cpu_x86_load_seg(env
, R_DS
, __USER_DS
);
2526 cpu_x86_load_seg(env
, R_ES
, __USER_DS
);
2527 cpu_x86_load_seg(env
, R_FS
, __USER_DS
);
2528 cpu_x86_load_seg(env
, R_GS
, __USER_DS
);
2529 /* This hack makes Wine work... */
2530 env
->segs
[R_FS
].selector
= 0;
2532 cpu_x86_load_seg(env
, R_DS
, 0);
2533 cpu_x86_load_seg(env
, R_ES
, 0);
2534 cpu_x86_load_seg(env
, R_FS
, 0);
2535 cpu_x86_load_seg(env
, R_GS
, 0);
2537 #elif defined(TARGET_ARM)
2540 cpsr_write(env
, regs
->uregs
[16], 0xffffffff);
2541 for(i
= 0; i
< 16; i
++) {
2542 env
->regs
[i
] = regs
->uregs
[i
];
2545 #elif defined(TARGET_SPARC)
2549 env
->npc
= regs
->npc
;
2551 for(i
= 0; i
< 8; i
++)
2552 env
->gregs
[i
] = regs
->u_regs
[i
];
2553 for(i
= 0; i
< 8; i
++)
2554 env
->regwptr
[i
] = regs
->u_regs
[i
+ 8];
2556 #elif defined(TARGET_PPC)
2560 #if defined(TARGET_PPC64)
2561 #if defined(TARGET_ABI32)
2562 env
->msr
&= ~((target_ulong
)1 << MSR_SF
);
2564 env
->msr
|= (target_ulong
)1 << MSR_SF
;
2567 env
->nip
= regs
->nip
;
2568 for(i
= 0; i
< 32; i
++) {
2569 env
->gpr
[i
] = regs
->gpr
[i
];
2572 #elif defined(TARGET_M68K)
2575 env
->dregs
[0] = regs
->d0
;
2576 env
->dregs
[1] = regs
->d1
;
2577 env
->dregs
[2] = regs
->d2
;
2578 env
->dregs
[3] = regs
->d3
;
2579 env
->dregs
[4] = regs
->d4
;
2580 env
->dregs
[5] = regs
->d5
;
2581 env
->dregs
[6] = regs
->d6
;
2582 env
->dregs
[7] = regs
->d7
;
2583 env
->aregs
[0] = regs
->a0
;
2584 env
->aregs
[1] = regs
->a1
;
2585 env
->aregs
[2] = regs
->a2
;
2586 env
->aregs
[3] = regs
->a3
;
2587 env
->aregs
[4] = regs
->a4
;
2588 env
->aregs
[5] = regs
->a5
;
2589 env
->aregs
[6] = regs
->a6
;
2590 env
->aregs
[7] = regs
->usp
;
2592 ts
->sim_syscalls
= 1;
2594 #elif defined(TARGET_MIPS)
2598 for(i
= 0; i
< 32; i
++) {
2599 env
->active_tc
.gpr
[i
] = regs
->regs
[i
];
2601 env
->active_tc
.PC
= regs
->cp0_epc
;
2603 #elif defined(TARGET_SH4)
2607 for(i
= 0; i
< 16; i
++) {
2608 env
->gregs
[i
] = regs
->regs
[i
];
2612 #elif defined(TARGET_ALPHA)
2616 for(i
= 0; i
< 28; i
++) {
2617 env
->ir
[i
] = ((abi_ulong
*)regs
)[i
];
2619 env
->ipr
[IPR_USP
] = regs
->usp
;
2620 env
->ir
[30] = regs
->usp
;
2622 env
->unique
= regs
->unique
;
2624 #elif defined(TARGET_CRIS)
2626 env
->regs
[0] = regs
->r0
;
2627 env
->regs
[1] = regs
->r1
;
2628 env
->regs
[2] = regs
->r2
;
2629 env
->regs
[3] = regs
->r3
;
2630 env
->regs
[4] = regs
->r4
;
2631 env
->regs
[5] = regs
->r5
;
2632 env
->regs
[6] = regs
->r6
;
2633 env
->regs
[7] = regs
->r7
;
2634 env
->regs
[8] = regs
->r8
;
2635 env
->regs
[9] = regs
->r9
;
2636 env
->regs
[10] = regs
->r10
;
2637 env
->regs
[11] = regs
->r11
;
2638 env
->regs
[12] = regs
->r12
;
2639 env
->regs
[13] = regs
->r13
;
2640 env
->regs
[14] = info
->start_stack
;
2641 env
->regs
[15] = regs
->acr
;
2642 env
->pc
= regs
->erp
;
2645 #error unsupported target CPU
2648 #if defined(TARGET_ARM) || defined(TARGET_M68K)
2649 ts
->stack_base
= info
->start_stack
;
2650 ts
->heap_base
= info
->brk
;
2651 /* This will be filled in on the first SYS_HEAPINFO call. */
2656 gdbserver_start (gdbstub_port
);
2657 gdb_handlesig(env
, 0);