2 * QEMU Sparc SBI interrupt controller emulation
4 * Based on slavio_intctl, copyright (c) 2003-2005 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
31 #define DPRINTF(fmt, args...) \
32 do { printf("IRQ: " fmt , ##args); } while (0)
34 #define DPRINTF(fmt, args...)
41 typedef struct SBIState
{
42 uint32_t regs
[SBI_NREGS
];
43 uint32_t intreg_pending
[MAX_CPUS
];
44 qemu_irq
*cpu_irqs
[MAX_CPUS
];
45 uint32_t pil_out
[MAX_CPUS
];
48 #define SBI_SIZE (SBI_NREGS * 4)
49 #define SBI_MASK (SBI_SIZE - 1)
51 static void sbi_check_interrupts(void *opaque
)
55 static void sbi_set_irq(void *opaque
, int irq
, int level
)
59 static void sbi_set_timer_irq_cpu(void *opaque
, int cpu
, int level
)
63 static uint32_t sbi_mem_readl(void *opaque
, target_phys_addr_t addr
)
68 saddr
= (addr
& SBI_MASK
) >> 2;
74 DPRINTF("read system reg 0x" TARGET_FMT_plx
" = %x\n", addr
, ret
);
79 static void sbi_mem_writel(void *opaque
, target_phys_addr_t addr
, uint32_t val
)
84 saddr
= (addr
& SBI_MASK
) >> 2;
85 DPRINTF("write system reg 0x" TARGET_FMT_plx
" = %x\n", addr
, val
);
93 static CPUReadMemoryFunc
*sbi_mem_read
[3] = {
99 static CPUWriteMemoryFunc
*sbi_mem_write
[3] = {
105 static void sbi_save(QEMUFile
*f
, void *opaque
)
107 SBIState
*s
= opaque
;
110 for (i
= 0; i
< MAX_CPUS
; i
++) {
111 qemu_put_be32s(f
, &s
->intreg_pending
[i
]);
115 static int sbi_load(QEMUFile
*f
, void *opaque
, int version_id
)
117 SBIState
*s
= opaque
;
123 for (i
= 0; i
< MAX_CPUS
; i
++) {
124 qemu_get_be32s(f
, &s
->intreg_pending
[i
]);
126 sbi_check_interrupts(s
);
131 static void sbi_reset(void *opaque
)
133 SBIState
*s
= opaque
;
136 for (i
= 0; i
< MAX_CPUS
; i
++) {
137 s
->intreg_pending
[i
] = 0;
139 sbi_check_interrupts(s
);
142 void *sbi_init(target_phys_addr_t addr
, qemu_irq
**irq
, qemu_irq
**cpu_irq
,
143 qemu_irq
**parent_irq
)
149 s
= qemu_mallocz(sizeof(SBIState
));
153 for (i
= 0; i
< MAX_CPUS
; i
++) {
154 s
->cpu_irqs
[i
] = parent_irq
[i
];
157 sbi_io_memory
= cpu_register_io_memory(0, sbi_mem_read
, sbi_mem_write
, s
);
158 cpu_register_physical_memory(addr
, SBI_SIZE
, sbi_io_memory
);
160 register_savevm("sbi", addr
, 1, sbi_save
, sbi_load
, s
);
161 qemu_register_reset(sbi_reset
, s
);
162 *irq
= qemu_allocate_irqs(sbi_set_irq
, s
, 32);
163 *cpu_irq
= qemu_allocate_irqs(sbi_set_timer_irq_cpu
, s
, MAX_CPUS
);