2 * Tiny Code Generator for QEMU
4 * Copyright (c) 2008 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 #ifndef CONFIG_NO_DYNGEN_OP
25 #include "dyngen-opc.h"
29 #define DEF2(name, oargs, iargs, cargs, flags) DEF(name, oargs + iargs + cargs, 0)
33 DEF2(end
, 0, 0, 0, 0) /* must be kept first */
35 DEF2(nop1
, 0, 0, 1, 0)
36 DEF2(nop2
, 0, 0, 2, 0)
37 DEF2(nop3
, 0, 0, 3, 0)
38 DEF2(nopn
, 0, 0, 1, 0) /* variable number of parameters */
40 DEF2(macro_2
, 2, 0, 1, 0)
41 DEF2(macro_start
, 0, 0, 2, 0)
42 DEF2(macro_end
, 0, 0, 2, 0)
43 DEF2(macro_goto
, 0, 0, 3, 0)
45 DEF2(discard
, 1, 0, 0, 0)
47 DEF2(set_label
, 0, 0, 1, 0)
48 DEF2(call
, 0, 1, 2, TCG_OPF_SIDE_EFFECTS
) /* variable number of parameters */
49 DEF2(jmp
, 0, 1, 0, TCG_OPF_BB_END
| TCG_OPF_SIDE_EFFECTS
)
50 DEF2(br
, 0, 0, 1, TCG_OPF_BB_END
| TCG_OPF_SIDE_EFFECTS
)
52 DEF2(mov_i32
, 1, 1, 0, 0)
53 DEF2(movi_i32
, 1, 0, 1, 0)
55 DEF2(ld8u_i32
, 1, 1, 1, 0)
56 DEF2(ld8s_i32
, 1, 1, 1, 0)
57 DEF2(ld16u_i32
, 1, 1, 1, 0)
58 DEF2(ld16s_i32
, 1, 1, 1, 0)
59 DEF2(ld_i32
, 1, 1, 1, 0)
60 DEF2(st8_i32
, 0, 2, 1, TCG_OPF_SIDE_EFFECTS
)
61 DEF2(st16_i32
, 0, 2, 1, TCG_OPF_SIDE_EFFECTS
)
62 DEF2(st_i32
, 0, 2, 1, TCG_OPF_SIDE_EFFECTS
)
64 DEF2(add_i32
, 1, 2, 0, 0)
65 DEF2(sub_i32
, 1, 2, 0, 0)
66 DEF2(mul_i32
, 1, 2, 0, 0)
67 #ifdef TCG_TARGET_HAS_div_i32
68 DEF2(div_i32
, 1, 2, 0, 0)
69 DEF2(divu_i32
, 1, 2, 0, 0)
70 DEF2(rem_i32
, 1, 2, 0, 0)
71 DEF2(remu_i32
, 1, 2, 0, 0)
73 DEF2(div2_i32
, 2, 3, 0, 0)
74 DEF2(divu2_i32
, 2, 3, 0, 0)
76 DEF2(and_i32
, 1, 2, 0, 0)
77 DEF2(or_i32
, 1, 2, 0, 0)
78 DEF2(xor_i32
, 1, 2, 0, 0)
80 DEF2(shl_i32
, 1, 2, 0, 0)
81 DEF2(shr_i32
, 1, 2, 0, 0)
82 DEF2(sar_i32
, 1, 2, 0, 0)
84 DEF2(brcond_i32
, 0, 2, 2, TCG_OPF_BB_END
| TCG_OPF_SIDE_EFFECTS
)
85 #if TCG_TARGET_REG_BITS == 32
86 DEF2(add2_i32
, 2, 4, 0, 0)
87 DEF2(sub2_i32
, 2, 4, 0, 0)
88 DEF2(brcond2_i32
, 0, 4, 2, TCG_OPF_BB_END
| TCG_OPF_SIDE_EFFECTS
)
89 DEF2(mulu2_i32
, 2, 2, 0, 0)
91 #ifdef TCG_TARGET_HAS_ext8s_i32
92 DEF2(ext8s_i32
, 1, 1, 0, 0)
94 #ifdef TCG_TARGET_HAS_ext16s_i32
95 DEF2(ext16s_i32
, 1, 1, 0, 0)
97 #ifdef TCG_TARGET_HAS_bswap_i32
98 DEF2(bswap_i32
, 1, 1, 0, 0)
101 #if TCG_TARGET_REG_BITS == 64
102 DEF2(mov_i64
, 1, 1, 0, 0)
103 DEF2(movi_i64
, 1, 0, 1, 0)
105 DEF2(ld8u_i64
, 1, 1, 1, 0)
106 DEF2(ld8s_i64
, 1, 1, 1, 0)
107 DEF2(ld16u_i64
, 1, 1, 1, 0)
108 DEF2(ld16s_i64
, 1, 1, 1, 0)
109 DEF2(ld32u_i64
, 1, 1, 1, 0)
110 DEF2(ld32s_i64
, 1, 1, 1, 0)
111 DEF2(ld_i64
, 1, 1, 1, 0)
112 DEF2(st8_i64
, 0, 2, 1, TCG_OPF_SIDE_EFFECTS
)
113 DEF2(st16_i64
, 0, 2, 1, TCG_OPF_SIDE_EFFECTS
)
114 DEF2(st32_i64
, 0, 2, 1, TCG_OPF_SIDE_EFFECTS
)
115 DEF2(st_i64
, 0, 2, 1, TCG_OPF_SIDE_EFFECTS
)
117 DEF2(add_i64
, 1, 2, 0, 0)
118 DEF2(sub_i64
, 1, 2, 0, 0)
119 DEF2(mul_i64
, 1, 2, 0, 0)
120 #ifdef TCG_TARGET_HAS_div_i64
121 DEF2(div_i64
, 1, 2, 0, 0)
122 DEF2(divu_i64
, 1, 2, 0, 0)
123 DEF2(rem_i64
, 1, 2, 0, 0)
124 DEF2(remu_i64
, 1, 2, 0, 0)
126 DEF2(div2_i64
, 2, 3, 0, 0)
127 DEF2(divu2_i64
, 2, 3, 0, 0)
129 DEF2(and_i64
, 1, 2, 0, 0)
130 DEF2(or_i64
, 1, 2, 0, 0)
131 DEF2(xor_i64
, 1, 2, 0, 0)
133 DEF2(shl_i64
, 1, 2, 0, 0)
134 DEF2(shr_i64
, 1, 2, 0, 0)
135 DEF2(sar_i64
, 1, 2, 0, 0)
137 DEF2(brcond_i64
, 0, 2, 2, TCG_OPF_BB_END
| TCG_OPF_SIDE_EFFECTS
)
138 #ifdef TCG_TARGET_HAS_ext8s_i64
139 DEF2(ext8s_i64
, 1, 1, 0, 0)
141 #ifdef TCG_TARGET_HAS_ext16s_i64
142 DEF2(ext16s_i64
, 1, 1, 0, 0)
144 #ifdef TCG_TARGET_HAS_ext32s_i64
145 DEF2(ext32s_i64
, 1, 1, 0, 0)
147 #ifdef TCG_TARGET_HAS_bswap_i64
148 DEF2(bswap_i64
, 1, 1, 0, 0)
153 DEF2(exit_tb
, 0, 0, 1, TCG_OPF_BB_END
| TCG_OPF_SIDE_EFFECTS
)
154 DEF2(goto_tb
, 0, 0, 1, TCG_OPF_BB_END
| TCG_OPF_SIDE_EFFECTS
)
155 /* Note: even if TARGET_LONG_BITS is not defined, the INDEX_op
156 constants must be defined */
157 #if TCG_TARGET_REG_BITS == 32
158 #if TARGET_LONG_BITS == 32
159 DEF2(qemu_ld8u
, 1, 1, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
161 DEF2(qemu_ld8u
, 1, 2, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
163 #if TARGET_LONG_BITS == 32
164 DEF2(qemu_ld8s
, 1, 1, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
166 DEF2(qemu_ld8s
, 1, 2, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
168 #if TARGET_LONG_BITS == 32
169 DEF2(qemu_ld16u
, 1, 1, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
171 DEF2(qemu_ld16u
, 1, 2, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
173 #if TARGET_LONG_BITS == 32
174 DEF2(qemu_ld16s
, 1, 1, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
176 DEF2(qemu_ld16s
, 1, 2, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
178 #if TARGET_LONG_BITS == 32
179 DEF2(qemu_ld32u
, 1, 1, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
181 DEF2(qemu_ld32u
, 1, 2, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
183 #if TARGET_LONG_BITS == 32
184 DEF2(qemu_ld32s
, 1, 1, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
186 DEF2(qemu_ld32s
, 1, 2, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
188 #if TARGET_LONG_BITS == 32
189 DEF2(qemu_ld64
, 2, 1, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
191 DEF2(qemu_ld64
, 2, 2, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
194 #if TARGET_LONG_BITS == 32
195 DEF2(qemu_st8
, 0, 2, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
197 DEF2(qemu_st8
, 0, 3, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
199 #if TARGET_LONG_BITS == 32
200 DEF2(qemu_st16
, 0, 2, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
202 DEF2(qemu_st16
, 0, 3, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
204 #if TARGET_LONG_BITS == 32
205 DEF2(qemu_st32
, 0, 2, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
207 DEF2(qemu_st32
, 0, 3, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
209 #if TARGET_LONG_BITS == 32
210 DEF2(qemu_st64
, 0, 3, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
212 DEF2(qemu_st64
, 0, 4, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
215 #else /* TCG_TARGET_REG_BITS == 32 */
217 DEF2(qemu_ld8u
, 1, 1, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
218 DEF2(qemu_ld8s
, 1, 1, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
219 DEF2(qemu_ld16u
, 1, 1, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
220 DEF2(qemu_ld16s
, 1, 1, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
221 DEF2(qemu_ld32u
, 1, 1, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
222 DEF2(qemu_ld32s
, 1, 1, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
223 DEF2(qemu_ld64
, 1, 1, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
225 DEF2(qemu_st8
, 0, 2, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
226 DEF2(qemu_st16
, 0, 2, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
227 DEF2(qemu_st32
, 0, 2, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
228 DEF2(qemu_st64
, 0, 2, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
230 #endif /* TCG_TARGET_REG_BITS != 32 */