More TCG updates for CRIS
[qemu/qemu-JZ.git] / hw / mips_r4k.c
blob66ae135617786465a94cdc17b31772e4b333d4aa
1 /*
2 * QEMU/MIPS pseudo-board
4 * emulates a simple machine with ISA-like bus.
5 * ISA IO space mapped to the 0x14000000 (PHYS) and
6 * ISA memory at the 0x10000000 (PHYS, 16Mb in size).
7 * All peripherial devices are attached to this "bus" with
8 * the standard PC ISA addresses.
9 */
10 #include "hw.h"
11 #include "mips.h"
12 #include "pc.h"
13 #include "isa.h"
14 #include "net.h"
15 #include "sysemu.h"
16 #include "boards.h"
17 #include "flash.h"
19 #ifdef TARGET_WORDS_BIGENDIAN
20 #define BIOS_FILENAME "mips_bios.bin"
21 #else
22 #define BIOS_FILENAME "mipsel_bios.bin"
23 #endif
25 #define PHYS_TO_VIRT(x) ((x) | ~(target_ulong)0x7fffffff)
27 #define VIRT_TO_PHYS_ADDEND (-((int64_t)(int32_t)0x80000000))
29 #define MAX_IDE_BUS 2
31 static const int ide_iobase[2] = { 0x1f0, 0x170 };
32 static const int ide_iobase2[2] = { 0x3f6, 0x376 };
33 static const int ide_irq[2] = { 14, 15 };
35 static int serial_io[MAX_SERIAL_PORTS] = { 0x3f8, 0x2f8, 0x3e8, 0x2e8 };
36 static int serial_irq[MAX_SERIAL_PORTS] = { 4, 3, 4, 3 };
38 extern FILE *logfile;
40 static PITState *pit; /* PIT i8254 */
42 /* i8254 PIT is attached to the IRQ0 at PIC i8259 */
44 static struct _loaderparams {
45 int ram_size;
46 const char *kernel_filename;
47 const char *kernel_cmdline;
48 const char *initrd_filename;
49 } loaderparams;
51 static void mips_qemu_writel (void *opaque, target_phys_addr_t addr,
52 uint32_t val)
54 if ((addr & 0xffff) == 0 && val == 42)
55 qemu_system_reset_request ();
56 else if ((addr & 0xffff) == 4 && val == 42)
57 qemu_system_shutdown_request ();
60 static uint32_t mips_qemu_readl (void *opaque, target_phys_addr_t addr)
62 return 0;
65 static CPUWriteMemoryFunc *mips_qemu_write[] = {
66 &mips_qemu_writel,
67 &mips_qemu_writel,
68 &mips_qemu_writel,
71 static CPUReadMemoryFunc *mips_qemu_read[] = {
72 &mips_qemu_readl,
73 &mips_qemu_readl,
74 &mips_qemu_readl,
77 static int mips_qemu_iomemtype = 0;
79 static void load_kernel (CPUState *env)
81 int64_t entry, kernel_low, kernel_high;
82 long kernel_size, initrd_size;
83 ram_addr_t initrd_offset;
85 kernel_size = load_elf(loaderparams.kernel_filename, VIRT_TO_PHYS_ADDEND,
86 &entry, &kernel_low, &kernel_high);
87 if (kernel_size >= 0) {
88 if ((entry & ~0x7fffffffULL) == 0x80000000)
89 entry = (int32_t)entry;
90 env->PC[env->current_tc] = entry;
91 } else {
92 fprintf(stderr, "qemu: could not load kernel '%s'\n",
93 loaderparams.kernel_filename);
94 exit(1);
97 /* load initrd */
98 initrd_size = 0;
99 initrd_offset = 0;
100 if (loaderparams.initrd_filename) {
101 initrd_size = get_image_size (loaderparams.initrd_filename);
102 if (initrd_size > 0) {
103 initrd_offset = (kernel_high + ~TARGET_PAGE_MASK) & TARGET_PAGE_MASK;
104 if (initrd_offset + initrd_size > ram_size) {
105 fprintf(stderr,
106 "qemu: memory too small for initial ram disk '%s'\n",
107 loaderparams.initrd_filename);
108 exit(1);
110 initrd_size = load_image(loaderparams.initrd_filename,
111 phys_ram_base + initrd_offset);
113 if (initrd_size == (target_ulong) -1) {
114 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
115 loaderparams.initrd_filename);
116 exit(1);
120 /* Store command line. */
121 if (initrd_size > 0) {
122 int ret;
123 ret = sprintf(phys_ram_base + (16 << 20) - 256,
124 "rd_start=0x" TARGET_FMT_lx " rd_size=%li ",
125 PHYS_TO_VIRT((uint32_t)initrd_offset),
126 initrd_size);
127 strcpy (phys_ram_base + (16 << 20) - 256 + ret,
128 loaderparams.kernel_cmdline);
130 else {
131 strcpy (phys_ram_base + (16 << 20) - 256,
132 loaderparams.kernel_cmdline);
135 *(int32_t *)(phys_ram_base + (16 << 20) - 260) = tswap32 (0x12345678);
136 *(int32_t *)(phys_ram_base + (16 << 20) - 264) = tswap32 (ram_size);
139 static void main_cpu_reset(void *opaque)
141 CPUState *env = opaque;
142 cpu_reset(env);
144 if (loaderparams.kernel_filename)
145 load_kernel (env);
148 static const int sector_len = 32 * 1024;
149 static
150 void mips_r4k_init (ram_addr_t ram_size, int vga_ram_size,
151 const char *boot_device, DisplayState *ds,
152 const char *kernel_filename, const char *kernel_cmdline,
153 const char *initrd_filename, const char *cpu_model)
155 char buf[1024];
156 unsigned long bios_offset;
157 int bios_size;
158 CPUState *env;
159 RTCState *rtc_state;
160 int i;
161 qemu_irq *i8259;
162 int index;
163 BlockDriverState *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
165 /* init CPUs */
166 if (cpu_model == NULL) {
167 #ifdef TARGET_MIPS64
168 cpu_model = "R4000";
169 #else
170 cpu_model = "24Kf";
171 #endif
173 env = cpu_init(cpu_model);
174 if (!env) {
175 fprintf(stderr, "Unable to find CPU definition\n");
176 exit(1);
178 register_savevm("cpu", 0, 3, cpu_save, cpu_load, env);
179 qemu_register_reset(main_cpu_reset, env);
181 /* allocate RAM */
182 cpu_register_physical_memory(0, ram_size, IO_MEM_RAM);
184 if (!mips_qemu_iomemtype) {
185 mips_qemu_iomemtype = cpu_register_io_memory(0, mips_qemu_read,
186 mips_qemu_write, NULL);
188 cpu_register_physical_memory(0x1fbf0000, 0x10000, mips_qemu_iomemtype);
190 /* Try to load a BIOS image. If this fails, we continue regardless,
191 but initialize the hardware ourselves. When a kernel gets
192 preloaded we also initialize the hardware, since the BIOS wasn't
193 run. */
194 bios_offset = ram_size + vga_ram_size;
195 if (bios_name == NULL)
196 bios_name = BIOS_FILENAME;
197 snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name);
198 bios_size = load_image(buf, phys_ram_base + bios_offset);
199 if ((bios_size > 0) && (bios_size <= BIOS_SIZE)) {
200 cpu_register_physical_memory(0x1fc00000,
201 BIOS_SIZE, bios_offset | IO_MEM_ROM);
202 } else if ((index = drive_get_index(IF_PFLASH, 0, 0)) > -1) {
203 uint32_t mips_rom = 0x00400000;
204 cpu_register_physical_memory(0x1fc00000, mips_rom,
205 qemu_ram_alloc(mips_rom) | IO_MEM_ROM);
206 if (!pflash_cfi01_register(0x1fc00000, qemu_ram_alloc(mips_rom),
207 drives_table[index].bdrv, sector_len, mips_rom / sector_len,
208 4, 0, 0, 0, 0)) {
209 fprintf(stderr, "qemu: Error registering flash memory.\n");
212 else {
213 /* not fatal */
214 fprintf(stderr, "qemu: Warning, could not load MIPS bios '%s'\n",
215 buf);
218 if (kernel_filename) {
219 loaderparams.ram_size = ram_size;
220 loaderparams.kernel_filename = kernel_filename;
221 loaderparams.kernel_cmdline = kernel_cmdline;
222 loaderparams.initrd_filename = initrd_filename;
223 load_kernel (env);
226 /* Init CPU internal devices */
227 cpu_mips_irq_init_cpu(env);
228 cpu_mips_clock_init(env);
229 cpu_mips_irqctrl_init();
231 /* The PIC is attached to the MIPS CPU INT0 pin */
232 i8259 = i8259_init(env->irq[2]);
234 rtc_state = rtc_init(0x70, i8259[8]);
236 /* Register 64 KB of ISA IO space at 0x14000000 */
237 isa_mmio_init(0x14000000, 0x00010000);
238 isa_mem_base = 0x10000000;
240 pit = pit_init(0x40, i8259[0]);
242 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
243 if (serial_hds[i]) {
244 serial_init(serial_io[i], i8259[serial_irq[i]], 115200,
245 serial_hds[i]);
249 isa_vga_init(ds, phys_ram_base + ram_size, ram_size,
250 vga_ram_size);
252 if (nd_table[0].vlan) {
253 if (nd_table[0].model == NULL
254 || strcmp(nd_table[0].model, "ne2k_isa") == 0) {
255 isa_ne2000_init(0x300, i8259[9], &nd_table[0]);
256 } else if (strcmp(nd_table[0].model, "?") == 0) {
257 fprintf(stderr, "qemu: Supported NICs: ne2k_isa\n");
258 exit (1);
259 } else {
260 fprintf(stderr, "qemu: Unsupported NIC: %s\n", nd_table[0].model);
261 exit (1);
265 if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
266 fprintf(stderr, "qemu: too many IDE bus\n");
267 exit(1);
270 for(i = 0; i < MAX_IDE_BUS * MAX_IDE_DEVS; i++) {
271 index = drive_get_index(IF_IDE, i / MAX_IDE_DEVS, i % MAX_IDE_DEVS);
272 if (index != -1)
273 hd[i] = drives_table[index].bdrv;
274 else
275 hd[i] = NULL;
278 for(i = 0; i < MAX_IDE_BUS; i++)
279 isa_ide_init(ide_iobase[i], ide_iobase2[i], i8259[ide_irq[i]],
280 hd[MAX_IDE_DEVS * i],
281 hd[MAX_IDE_DEVS * i + 1]);
283 i8042_init(i8259[1], i8259[12], 0x60);
286 QEMUMachine mips_machine = {
287 "mips",
288 "mips r4k platform",
289 mips_r4k_init,
290 VGA_RAM_SIZE + BIOS_SIZE,