2 * QEMU RTL8139 emulation
4 * Copyright (c) 2006 Igor Kovalenko
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25 * 2006-Jan-28 Mark Malakanov : TSAD and CSCR implementation (for Windows driver)
27 * 2006-Apr-28 Juergen Lock : EEPROM emulation changes for FreeBSD driver
28 * HW revision ID changes for FreeBSD driver
30 * 2006-Jul-01 Igor Kovalenko : Implemented loopback mode for FreeBSD driver
31 * Corrected packet transfer reassembly routine for 8139C+ mode
32 * Rearranged debugging print statements
33 * Implemented PCI timer interrupt (disabled by default)
34 * Implemented Tally Counters, increased VM load/save version
35 * Implemented IP/TCP/UDP checksum task offloading
37 * 2006-Jul-04 Igor Kovalenko : Implemented TCP segmentation offloading
38 * Fixed MTU=1500 for produced ethernet frames
40 * 2006-Jul-09 Igor Kovalenko : Fixed TCP header length calculation while processing
41 * segmentation offloading
42 * Removed slirp.h dependency
43 * Added rx/tx buffer reset when enabling rx/tx operation
48 #include "qemu-timer.h"
51 /* debug RTL8139 card */
52 //#define DEBUG_RTL8139 1
54 #define PCI_FREQUENCY 33000000L
56 /* debug RTL8139 card C+ mode only */
57 //#define DEBUG_RTL8139CP 1
59 /* Calculate CRCs properly on Rx packets */
60 #define RTL8139_CALCULATE_RXCRC 1
62 /* Uncomment to enable on-board timer interrupts */
63 //#define RTL8139_ONBOARD_TIMER 1
65 #if defined(RTL8139_CALCULATE_RXCRC)
70 #define SET_MASKED(input, mask, curr) \
71 ( ( (input) & ~(mask) ) | ( (curr) & (mask) ) )
73 /* arg % size for size which is a power of 2 */
74 #define MOD2(input, size) \
75 ( ( input ) & ( size - 1 ) )
77 #if defined (DEBUG_RTL8139)
78 # define DEBUG_PRINT(x) do { printf x ; } while (0)
80 # define DEBUG_PRINT(x)
83 /* Symbolic offsets to registers. */
84 enum RTL8139_registers
{
85 MAC0
= 0, /* Ethernet hardware address. */
86 MAR0
= 8, /* Multicast filter. */
87 TxStatus0
= 0x10,/* Transmit status (Four 32bit registers). C mode only */
88 /* Dump Tally Conter control register(64bit). C+ mode only */
89 TxAddr0
= 0x20, /* Tx descriptors (also four 32bit). */
98 Timer
= 0x48, /* A general-purpose counter. */
99 RxMissed
= 0x4C, /* 24 bits valid, write clears. */
106 Config4
= 0x5A, /* absent on RTL-8139A */
109 PCIRevisionID
= 0x5E,
110 TxSummary
= 0x60, /* TSAD register. Transmit Status of All Descriptors*/
111 BasicModeCtrl
= 0x62,
112 BasicModeStatus
= 0x64,
115 NWayExpansion
= 0x6A,
116 /* Undocumented registers, but required for proper operation. */
117 FIFOTMS
= 0x70, /* FIFO Control and test. */
118 CSCR
= 0x74, /* Chip Status and Configuration Register. */
120 PARA7c
= 0x7c, /* Magic transceiver parameter register. */
121 Config5
= 0xD8, /* absent on RTL-8139A */
123 TxPoll
= 0xD9, /* Tell chip to check Tx descriptors for work */
124 RxMaxSize
= 0xDA, /* Max size of an Rx packet (8169 only) */
125 CpCmd
= 0xE0, /* C+ Command register (C+ mode only) */
126 IntrMitigate
= 0xE2, /* rx/tx interrupt mitigation control */
127 RxRingAddrLO
= 0xE4, /* 64-bit start addr of Rx ring */
128 RxRingAddrHI
= 0xE8, /* 64-bit start addr of Rx ring */
129 TxThresh
= 0xEC, /* Early Tx threshold */
133 MultiIntrClear
= 0xF000,
135 Config1Clear
= (1<<7)|(1<<6)|(1<<3)|(1<<2)|(1<<1),
147 CPlusRxVLAN
= 0x0040, /* enable receive VLAN detagging */
148 CPlusRxChkSum
= 0x0020, /* enable receive checksum offloading */
153 /* Interrupt register bits, using my own meaningful names. */
154 enum IntrStatusBits
{
165 RxAckBits
= RxFIFOOver
| RxOverflow
| RxOK
,
172 TxOutOfWindow
= 0x20000000,
173 TxAborted
= 0x40000000,
174 TxCarrierLost
= 0x80000000,
177 RxMulticast
= 0x8000,
179 RxBroadcast
= 0x2000,
180 RxBadSymbol
= 0x0020,
188 /* Bits in RxConfig. */
192 AcceptBroadcast
= 0x08,
193 AcceptMulticast
= 0x04,
195 AcceptAllPhys
= 0x01,
198 /* Bits in TxConfig. */
199 enum tx_config_bits
{
201 /* Interframe Gap Time. Only TxIFG96 doesn't violate IEEE 802.3 */
203 TxIFG84
= (0 << TxIFGShift
), /* 8.4us / 840ns (10 / 100Mbps) */
204 TxIFG88
= (1 << TxIFGShift
), /* 8.8us / 880ns (10 / 100Mbps) */
205 TxIFG92
= (2 << TxIFGShift
), /* 9.2us / 920ns (10 / 100Mbps) */
206 TxIFG96
= (3 << TxIFGShift
), /* 9.6us / 960ns (10 / 100Mbps) */
208 TxLoopBack
= (1 << 18) | (1 << 17), /* enable loopback test mode */
209 TxCRC
= (1 << 16), /* DISABLE appending CRC to end of Tx packets */
210 TxClearAbt
= (1 << 0), /* Clear abort (WO) */
211 TxDMAShift
= 8, /* DMA burst value (0-7) is shifted this many bits */
212 TxRetryShift
= 4, /* TXRR value (0-15) is shifted this many bits */
214 TxVersionMask
= 0x7C800000, /* mask out version bits 30-26, 23 */
218 /* Transmit Status of All Descriptors (TSAD) Register */
220 TSAD_TOK3
= 1<<15, // TOK bit of Descriptor 3
221 TSAD_TOK2
= 1<<14, // TOK bit of Descriptor 2
222 TSAD_TOK1
= 1<<13, // TOK bit of Descriptor 1
223 TSAD_TOK0
= 1<<12, // TOK bit of Descriptor 0
224 TSAD_TUN3
= 1<<11, // TUN bit of Descriptor 3
225 TSAD_TUN2
= 1<<10, // TUN bit of Descriptor 2
226 TSAD_TUN1
= 1<<9, // TUN bit of Descriptor 1
227 TSAD_TUN0
= 1<<8, // TUN bit of Descriptor 0
228 TSAD_TABT3
= 1<<07, // TABT bit of Descriptor 3
229 TSAD_TABT2
= 1<<06, // TABT bit of Descriptor 2
230 TSAD_TABT1
= 1<<05, // TABT bit of Descriptor 1
231 TSAD_TABT0
= 1<<04, // TABT bit of Descriptor 0
232 TSAD_OWN3
= 1<<03, // OWN bit of Descriptor 3
233 TSAD_OWN2
= 1<<02, // OWN bit of Descriptor 2
234 TSAD_OWN1
= 1<<01, // OWN bit of Descriptor 1
235 TSAD_OWN0
= 1<<00, // OWN bit of Descriptor 0
239 /* Bits in Config1 */
241 Cfg1_PM_Enable
= 0x01,
242 Cfg1_VPD_Enable
= 0x02,
245 LWAKE
= 0x10, /* not on 8139, 8139A */
246 Cfg1_Driver_Load
= 0x20,
249 SLEEP
= (1 << 1), /* only on 8139, 8139A */
250 PWRDN
= (1 << 0), /* only on 8139, 8139A */
253 /* Bits in Config3 */
255 Cfg3_FBtBEn
= (1 << 0), /* 1 = Fast Back to Back */
256 Cfg3_FuncRegEn
= (1 << 1), /* 1 = enable CardBus Function registers */
257 Cfg3_CLKRUN_En
= (1 << 2), /* 1 = enable CLKRUN */
258 Cfg3_CardB_En
= (1 << 3), /* 1 = enable CardBus registers */
259 Cfg3_LinkUp
= (1 << 4), /* 1 = wake up on link up */
260 Cfg3_Magic
= (1 << 5), /* 1 = wake up on Magic Packet (tm) */
261 Cfg3_PARM_En
= (1 << 6), /* 0 = software can set twister parameters */
262 Cfg3_GNTSel
= (1 << 7), /* 1 = delay 1 clock from PCI GNT signal */
265 /* Bits in Config4 */
267 LWPTN
= (1 << 2), /* not on 8139, 8139A */
270 /* Bits in Config5 */
272 Cfg5_PME_STS
= (1 << 0), /* 1 = PCI reset resets PME_Status */
273 Cfg5_LANWake
= (1 << 1), /* 1 = enable LANWake signal */
274 Cfg5_LDPS
= (1 << 2), /* 0 = save power when link is down */
275 Cfg5_FIFOAddrPtr
= (1 << 3), /* Realtek internal SRAM testing */
276 Cfg5_UWF
= (1 << 4), /* 1 = accept unicast wakeup frame */
277 Cfg5_MWF
= (1 << 5), /* 1 = accept multicast wakeup frame */
278 Cfg5_BWF
= (1 << 6), /* 1 = accept broadcast wakeup frame */
282 /* rx fifo threshold */
284 RxCfgFIFONone
= (7 << RxCfgFIFOShift
),
288 RxCfgDMAUnlimited
= (7 << RxCfgDMAShift
),
290 /* rx ring buffer length */
292 RxCfgRcv16K
= (1 << 11),
293 RxCfgRcv32K
= (1 << 12),
294 RxCfgRcv64K
= (1 << 11) | (1 << 12),
296 /* Disable packet wrap at end of Rx buffer. (not possible with 64k) */
300 /* Twister tuning parameters from RealTek.
301 Completely undocumented, but required to tune bad links on some boards. */
304 CSCR_LinkOKBit = 0x0400,
305 CSCR_LinkChangeBit = 0x0800,
306 CSCR_LinkStatusBits = 0x0f000,
307 CSCR_LinkDownOffCmd = 0x003c0,
308 CSCR_LinkDownCmd = 0x0f3c0,
311 CSCR_Testfun
= 1<<15, /* 1 = Auto-neg speeds up internal timer, WO, def 0 */
312 CSCR_LD
= 1<<9, /* Active low TPI link disable signal. When low, TPI still transmits link pulses and TPI stays in good link state. def 1*/
313 CSCR_HEART_BIT
= 1<<8, /* 1 = HEART BEAT enable, 0 = HEART BEAT disable. HEART BEAT function is only valid in 10Mbps mode. def 1*/
314 CSCR_JBEN
= 1<<7, /* 1 = enable jabber function. 0 = disable jabber function, def 1*/
315 CSCR_F_LINK_100
= 1<<6, /* Used to login force good link in 100Mbps for diagnostic purposes. 1 = DISABLE, 0 = ENABLE. def 1*/
316 CSCR_F_Connect
= 1<<5, /* Assertion of this bit forces the disconnect function to be bypassed. def 0*/
317 CSCR_Con_status
= 1<<3, /* This bit indicates the status of the connection. 1 = valid connected link detected; 0 = disconnected link detected. RO def 0*/
318 CSCR_Con_status_En
= 1<<2, /* Assertion of this bit configures LED1 pin to indicate connection status. def 0*/
319 CSCR_PASS_SCR
= 1<<0, /* Bypass Scramble, def 0*/
324 Cfg9346_Unlock
= 0xC0,
341 HasHltClk
= (1 << 0),
345 #define HW_REVID(b30, b29, b28, b27, b26, b23, b22) \
346 (b30<<30 | b29<<29 | b28<<28 | b27<<27 | b26<<26 | b23<<23 | b22<<22)
347 #define HW_REVID_MASK HW_REVID(1, 1, 1, 1, 1, 1, 1)
349 #define RTL8139_PCI_REVID_8139 0x10
350 #define RTL8139_PCI_REVID_8139CPLUS 0x20
352 #define RTL8139_PCI_REVID RTL8139_PCI_REVID_8139CPLUS
354 /* Size is 64 * 16bit words */
355 #define EEPROM_9346_ADDR_BITS 6
356 #define EEPROM_9346_SIZE (1 << EEPROM_9346_ADDR_BITS)
357 #define EEPROM_9346_ADDR_MASK (EEPROM_9346_SIZE - 1)
359 enum Chip9346Operation
361 Chip9346_op_mask
= 0xc0, /* 10 zzzzzz */
362 Chip9346_op_read
= 0x80, /* 10 AAAAAA */
363 Chip9346_op_write
= 0x40, /* 01 AAAAAA D(15)..D(0) */
364 Chip9346_op_ext_mask
= 0xf0, /* 11 zzzzzz */
365 Chip9346_op_write_enable
= 0x30, /* 00 11zzzz */
366 Chip9346_op_write_all
= 0x10, /* 00 01zzzz */
367 Chip9346_op_write_disable
= 0x00, /* 00 00zzzz */
373 Chip9346_enter_command_mode
,
374 Chip9346_read_command
,
375 Chip9346_data_read
, /* from output register */
376 Chip9346_data_write
, /* to input register, then to contents at specified address */
377 Chip9346_data_write_all
, /* to input register, then filling contents */
380 typedef struct EEprom9346
382 uint16_t contents
[EEPROM_9346_SIZE
];
395 typedef struct RTL8139TallyCounters
411 } RTL8139TallyCounters
;
413 /* Clears all tally counters */
414 static void RTL8139TallyCounters_clear(RTL8139TallyCounters
* counters
);
416 /* Writes tally counters to specified physical memory address */
417 static void RTL8139TallyCounters_physical_memory_write(target_phys_addr_t tc_addr
, RTL8139TallyCounters
* counters
);
419 /* Loads values of tally counters from VM state file */
420 static void RTL8139TallyCounters_load(QEMUFile
* f
, RTL8139TallyCounters
*tally_counters
);
422 /* Saves values of tally counters to VM state file */
423 static void RTL8139TallyCounters_save(QEMUFile
* f
, RTL8139TallyCounters
*tally_counters
);
425 typedef struct RTL8139State
{
426 uint8_t phys
[8]; /* mac address */
427 uint8_t mult
[8]; /* multicast mask array */
429 uint32_t TxStatus
[4]; /* TxStatus0 in C mode*/ /* also DTCCR[0] and DTCCR[1] in C+ mode */
430 uint32_t TxAddr
[4]; /* TxAddr0 */
431 uint32_t RxBuf
; /* Receive buffer */
432 uint32_t RxBufferSize
;/* internal variable, receive ring buffer size in C mode */
452 uint8_t clock_enabled
;
453 uint8_t bChipCmdState
;
457 uint16_t BasicModeCtrl
;
458 uint16_t BasicModeStatus
;
461 uint16_t NWayExpansion
;
469 int rtl8139_mmio_io_addr
;
475 uint32_t cplus_enabled
;
477 uint32_t currCPlusRxDesc
;
478 uint32_t currCPlusTxDesc
;
480 uint32_t RxRingAddrLO
;
481 uint32_t RxRingAddrHI
;
490 RTL8139TallyCounters tally_counters
;
492 /* Non-persistent data */
493 uint8_t *cplus_txbuffer
;
494 int cplus_txbuffer_len
;
495 int cplus_txbuffer_offset
;
497 /* PCI interrupt timer */
502 static void prom9346_decode_command(EEprom9346
*eeprom
, uint8_t command
)
504 DEBUG_PRINT(("RTL8139: eeprom command 0x%02x\n", command
));
506 switch (command
& Chip9346_op_mask
)
508 case Chip9346_op_read
:
510 eeprom
->address
= command
& EEPROM_9346_ADDR_MASK
;
511 eeprom
->output
= eeprom
->contents
[eeprom
->address
];
514 eeprom
->mode
= Chip9346_data_read
;
515 DEBUG_PRINT(("RTL8139: eeprom read from address 0x%02x data=0x%04x\n",
516 eeprom
->address
, eeprom
->output
));
520 case Chip9346_op_write
:
522 eeprom
->address
= command
& EEPROM_9346_ADDR_MASK
;
525 eeprom
->mode
= Chip9346_none
; /* Chip9346_data_write */
526 DEBUG_PRINT(("RTL8139: eeprom begin write to address 0x%02x\n",
531 eeprom
->mode
= Chip9346_none
;
532 switch (command
& Chip9346_op_ext_mask
)
534 case Chip9346_op_write_enable
:
535 DEBUG_PRINT(("RTL8139: eeprom write enabled\n"));
537 case Chip9346_op_write_all
:
538 DEBUG_PRINT(("RTL8139: eeprom begin write all\n"));
540 case Chip9346_op_write_disable
:
541 DEBUG_PRINT(("RTL8139: eeprom write disabled\n"));
548 static void prom9346_shift_clock(EEprom9346
*eeprom
)
550 int bit
= eeprom
->eedi
?1:0;
554 DEBUG_PRINT(("eeprom: tick %d eedi=%d eedo=%d\n", eeprom
->tick
, eeprom
->eedi
, eeprom
->eedo
));
556 switch (eeprom
->mode
)
558 case Chip9346_enter_command_mode
:
561 eeprom
->mode
= Chip9346_read_command
;
564 DEBUG_PRINT(("eeprom: +++ synchronized, begin command read\n"));
568 case Chip9346_read_command
:
569 eeprom
->input
= (eeprom
->input
<< 1) | (bit
& 1);
570 if (eeprom
->tick
== 8)
572 prom9346_decode_command(eeprom
, eeprom
->input
& 0xff);
576 case Chip9346_data_read
:
577 eeprom
->eedo
= (eeprom
->output
& 0x8000)?1:0;
578 eeprom
->output
<<= 1;
579 if (eeprom
->tick
== 16)
582 // the FreeBSD drivers (rl and re) don't explicitly toggle
583 // CS between reads (or does setting Cfg9346 to 0 count too?),
584 // so we need to enter wait-for-command state here
585 eeprom
->mode
= Chip9346_enter_command_mode
;
589 DEBUG_PRINT(("eeprom: +++ end of read, awaiting next command\n"));
591 // original behaviour
593 eeprom
->address
&= EEPROM_9346_ADDR_MASK
;
594 eeprom
->output
= eeprom
->contents
[eeprom
->address
];
597 DEBUG_PRINT(("eeprom: +++ read next address 0x%02x data=0x%04x\n",
598 eeprom
->address
, eeprom
->output
));
603 case Chip9346_data_write
:
604 eeprom
->input
= (eeprom
->input
<< 1) | (bit
& 1);
605 if (eeprom
->tick
== 16)
607 DEBUG_PRINT(("RTL8139: eeprom write to address 0x%02x data=0x%04x\n",
608 eeprom
->address
, eeprom
->input
));
610 eeprom
->contents
[eeprom
->address
] = eeprom
->input
;
611 eeprom
->mode
= Chip9346_none
; /* waiting for next command after CS cycle */
617 case Chip9346_data_write_all
:
618 eeprom
->input
= (eeprom
->input
<< 1) | (bit
& 1);
619 if (eeprom
->tick
== 16)
622 for (i
= 0; i
< EEPROM_9346_SIZE
; i
++)
624 eeprom
->contents
[i
] = eeprom
->input
;
626 DEBUG_PRINT(("RTL8139: eeprom filled with data=0x%04x\n",
629 eeprom
->mode
= Chip9346_enter_command_mode
;
640 static int prom9346_get_wire(RTL8139State
*s
)
642 EEprom9346
*eeprom
= &s
->eeprom
;
649 /* FIXME: This should be merged into/replaced by eeprom93xx.c. */
650 static void prom9346_set_wire(RTL8139State
*s
, int eecs
, int eesk
, int eedi
)
652 EEprom9346
*eeprom
= &s
->eeprom
;
653 uint8_t old_eecs
= eeprom
->eecs
;
654 uint8_t old_eesk
= eeprom
->eesk
;
660 DEBUG_PRINT(("eeprom: +++ wires CS=%d SK=%d DI=%d DO=%d\n",
661 eeprom
->eecs
, eeprom
->eesk
, eeprom
->eedi
, eeprom
->eedo
));
663 if (!old_eecs
&& eecs
)
665 /* Synchronize start */
669 eeprom
->mode
= Chip9346_enter_command_mode
;
671 DEBUG_PRINT(("=== eeprom: begin access, enter command mode\n"));
676 DEBUG_PRINT(("=== eeprom: end access\n"));
680 if (!old_eesk
&& eesk
)
683 prom9346_shift_clock(eeprom
);
687 static void rtl8139_update_irq(RTL8139State
*s
)
690 isr
= (s
->IntrStatus
& s
->IntrMask
) & 0xffff;
692 DEBUG_PRINT(("RTL8139: Set IRQ to %d (%04x %04x)\n",
693 isr
? 1 : 0, s
->IntrStatus
, s
->IntrMask
));
695 qemu_set_irq(s
->pci_dev
->irq
[0], (isr
!= 0));
698 #define POLYNOMIAL 0x04c11db6
702 static int compute_mcast_idx(const uint8_t *ep
)
709 for (i
= 0; i
< 6; i
++) {
711 for (j
= 0; j
< 8; j
++) {
712 carry
= ((crc
& 0x80000000L
) ? 1 : 0) ^ (b
& 0x01);
716 crc
= ((crc
^ POLYNOMIAL
) | carry
);
722 static int rtl8139_RxWrap(RTL8139State
*s
)
724 /* wrapping enabled; assume 1.5k more buffer space if size < 65536 */
725 return (s
->RxConfig
& (1 << 7));
728 static int rtl8139_receiver_enabled(RTL8139State
*s
)
730 return s
->bChipCmdState
& CmdRxEnb
;
733 static int rtl8139_transmitter_enabled(RTL8139State
*s
)
735 return s
->bChipCmdState
& CmdTxEnb
;
738 static int rtl8139_cp_receiver_enabled(RTL8139State
*s
)
740 return s
->CpCmd
& CPlusRxEnb
;
743 static int rtl8139_cp_transmitter_enabled(RTL8139State
*s
)
745 return s
->CpCmd
& CPlusTxEnb
;
748 static void rtl8139_write_buffer(RTL8139State
*s
, const void *buf
, int size
)
750 if (s
->RxBufAddr
+ size
> s
->RxBufferSize
)
752 int wrapped
= MOD2(s
->RxBufAddr
+ size
, s
->RxBufferSize
);
754 /* write packet data */
755 if (wrapped
&& !(s
->RxBufferSize
< 65536 && rtl8139_RxWrap(s
)))
757 DEBUG_PRINT((">>> RTL8139: rx packet wrapped in buffer at %d\n", size
-wrapped
));
761 cpu_physical_memory_write( s
->RxBuf
+ s
->RxBufAddr
,
765 /* reset buffer pointer */
768 cpu_physical_memory_write( s
->RxBuf
+ s
->RxBufAddr
,
769 buf
+ (size
-wrapped
), wrapped
);
771 s
->RxBufAddr
= wrapped
;
777 /* non-wrapping path or overwrapping enabled */
778 cpu_physical_memory_write( s
->RxBuf
+ s
->RxBufAddr
, buf
, size
);
780 s
->RxBufAddr
+= size
;
783 #define MIN_BUF_SIZE 60
784 static inline target_phys_addr_t
rtl8139_addr64(uint32_t low
, uint32_t high
)
786 #if TARGET_PHYS_ADDR_BITS > 32
787 return low
| ((target_phys_addr_t
)high
<< 32);
793 static int rtl8139_can_receive(void *opaque
)
795 RTL8139State
*s
= opaque
;
798 /* Receive (drop) packets if card is disabled. */
799 if (!s
->clock_enabled
)
801 if (!rtl8139_receiver_enabled(s
))
804 if (rtl8139_cp_receiver_enabled(s
)) {
805 /* ??? Flow control not implemented in c+ mode.
806 This is a hack to work around slirp deficiencies anyway. */
809 avail
= MOD2(s
->RxBufferSize
+ s
->RxBufPtr
- s
->RxBufAddr
,
811 return (avail
== 0 || avail
>= 1514);
815 static void rtl8139_do_receive(void *opaque
, const uint8_t *buf
, int size
, int do_interrupt
)
817 RTL8139State
*s
= opaque
;
819 uint32_t packet_header
= 0;
822 static const uint8_t broadcast_macaddr
[6] =
823 { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
825 DEBUG_PRINT((">>> RTL8139: received len=%d\n", size
));
827 /* test if board clock is stopped */
828 if (!s
->clock_enabled
)
830 DEBUG_PRINT(("RTL8139: stopped ==========================\n"));
834 /* first check if receiver is enabled */
836 if (!rtl8139_receiver_enabled(s
))
838 DEBUG_PRINT(("RTL8139: receiver disabled ================\n"));
842 /* XXX: check this */
843 if (s
->RxConfig
& AcceptAllPhys
) {
844 /* promiscuous: receive all */
845 DEBUG_PRINT((">>> RTL8139: packet received in promiscuous mode\n"));
848 if (!memcmp(buf
, broadcast_macaddr
, 6)) {
849 /* broadcast address */
850 if (!(s
->RxConfig
& AcceptBroadcast
))
852 DEBUG_PRINT((">>> RTL8139: broadcast packet rejected\n"));
854 /* update tally counter */
855 ++s
->tally_counters
.RxERR
;
860 packet_header
|= RxBroadcast
;
862 DEBUG_PRINT((">>> RTL8139: broadcast packet received\n"));
864 /* update tally counter */
865 ++s
->tally_counters
.RxOkBrd
;
867 } else if (buf
[0] & 0x01) {
869 if (!(s
->RxConfig
& AcceptMulticast
))
871 DEBUG_PRINT((">>> RTL8139: multicast packet rejected\n"));
873 /* update tally counter */
874 ++s
->tally_counters
.RxERR
;
879 int mcast_idx
= compute_mcast_idx(buf
);
881 if (!(s
->mult
[mcast_idx
>> 3] & (1 << (mcast_idx
& 7))))
883 DEBUG_PRINT((">>> RTL8139: multicast address mismatch\n"));
885 /* update tally counter */
886 ++s
->tally_counters
.RxERR
;
891 packet_header
|= RxMulticast
;
893 DEBUG_PRINT((">>> RTL8139: multicast packet received\n"));
895 /* update tally counter */
896 ++s
->tally_counters
.RxOkMul
;
898 } else if (s
->phys
[0] == buf
[0] &&
899 s
->phys
[1] == buf
[1] &&
900 s
->phys
[2] == buf
[2] &&
901 s
->phys
[3] == buf
[3] &&
902 s
->phys
[4] == buf
[4] &&
903 s
->phys
[5] == buf
[5]) {
905 if (!(s
->RxConfig
& AcceptMyPhys
))
907 DEBUG_PRINT((">>> RTL8139: rejecting physical address matching packet\n"));
909 /* update tally counter */
910 ++s
->tally_counters
.RxERR
;
915 packet_header
|= RxPhysical
;
917 DEBUG_PRINT((">>> RTL8139: physical address matching packet received\n"));
919 /* update tally counter */
920 ++s
->tally_counters
.RxOkPhy
;
924 DEBUG_PRINT((">>> RTL8139: unknown packet\n"));
926 /* update tally counter */
927 ++s
->tally_counters
.RxERR
;
933 /* if too small buffer, then expand it */
934 if (size
< MIN_BUF_SIZE
) {
935 memcpy(buf1
, buf
, size
);
936 memset(buf1
+ size
, 0, MIN_BUF_SIZE
- size
);
941 if (rtl8139_cp_receiver_enabled(s
))
943 DEBUG_PRINT(("RTL8139: in C+ Rx mode ================\n"));
945 /* begin C+ receiver mode */
947 /* w0 ownership flag */
948 #define CP_RX_OWN (1<<31)
949 /* w0 end of ring flag */
950 #define CP_RX_EOR (1<<30)
951 /* w0 bits 0...12 : buffer size */
952 #define CP_RX_BUFFER_SIZE_MASK ((1<<13) - 1)
953 /* w1 tag available flag */
954 #define CP_RX_TAVA (1<<16)
955 /* w1 bits 0...15 : VLAN tag */
956 #define CP_RX_VLAN_TAG_MASK ((1<<16) - 1)
957 /* w2 low 32bit of Rx buffer ptr */
958 /* w3 high 32bit of Rx buffer ptr */
960 int descriptor
= s
->currCPlusRxDesc
;
961 target_phys_addr_t cplus_rx_ring_desc
;
963 cplus_rx_ring_desc
= rtl8139_addr64(s
->RxRingAddrLO
, s
->RxRingAddrHI
);
964 cplus_rx_ring_desc
+= 16 * descriptor
;
966 DEBUG_PRINT(("RTL8139: +++ C+ mode reading RX descriptor %d from host memory at %08x %08x = %016" PRIx64
"\n",
967 descriptor
, s
->RxRingAddrHI
, s
->RxRingAddrLO
, (uint64_t)cplus_rx_ring_desc
));
969 uint32_t val
, rxdw0
,rxdw1
,rxbufLO
,rxbufHI
;
971 cpu_physical_memory_read(cplus_rx_ring_desc
, (uint8_t *)&val
, 4);
972 rxdw0
= le32_to_cpu(val
);
973 cpu_physical_memory_read(cplus_rx_ring_desc
+4, (uint8_t *)&val
, 4);
974 rxdw1
= le32_to_cpu(val
);
975 cpu_physical_memory_read(cplus_rx_ring_desc
+8, (uint8_t *)&val
, 4);
976 rxbufLO
= le32_to_cpu(val
);
977 cpu_physical_memory_read(cplus_rx_ring_desc
+12, (uint8_t *)&val
, 4);
978 rxbufHI
= le32_to_cpu(val
);
980 DEBUG_PRINT(("RTL8139: +++ C+ mode RX descriptor %d %08x %08x %08x %08x\n",
982 rxdw0
, rxdw1
, rxbufLO
, rxbufHI
));
984 if (!(rxdw0
& CP_RX_OWN
))
986 DEBUG_PRINT(("RTL8139: C+ Rx mode : descriptor %d is owned by host\n", descriptor
));
988 s
->IntrStatus
|= RxOverflow
;
991 /* update tally counter */
992 ++s
->tally_counters
.RxERR
;
993 ++s
->tally_counters
.MissPkt
;
995 rtl8139_update_irq(s
);
999 uint32_t rx_space
= rxdw0
& CP_RX_BUFFER_SIZE_MASK
;
1001 /* TODO: scatter the packet over available receive ring descriptors space */
1003 if (size
+4 > rx_space
)
1005 DEBUG_PRINT(("RTL8139: C+ Rx mode : descriptor %d size %d received %d + 4\n",
1006 descriptor
, rx_space
, size
));
1008 s
->IntrStatus
|= RxOverflow
;
1011 /* update tally counter */
1012 ++s
->tally_counters
.RxERR
;
1013 ++s
->tally_counters
.MissPkt
;
1015 rtl8139_update_irq(s
);
1019 target_phys_addr_t rx_addr
= rtl8139_addr64(rxbufLO
, rxbufHI
);
1021 /* receive/copy to target memory */
1022 cpu_physical_memory_write( rx_addr
, buf
, size
);
1024 if (s
->CpCmd
& CPlusRxChkSum
)
1026 /* do some packet checksumming */
1029 /* write checksum */
1030 #if defined (RTL8139_CALCULATE_RXCRC)
1031 val
= cpu_to_le32(crc32(0, buf
, size
));
1035 cpu_physical_memory_write( rx_addr
+size
, (uint8_t *)&val
, 4);
1037 /* first segment of received packet flag */
1038 #define CP_RX_STATUS_FS (1<<29)
1039 /* last segment of received packet flag */
1040 #define CP_RX_STATUS_LS (1<<28)
1041 /* multicast packet flag */
1042 #define CP_RX_STATUS_MAR (1<<26)
1043 /* physical-matching packet flag */
1044 #define CP_RX_STATUS_PAM (1<<25)
1045 /* broadcast packet flag */
1046 #define CP_RX_STATUS_BAR (1<<24)
1047 /* runt packet flag */
1048 #define CP_RX_STATUS_RUNT (1<<19)
1049 /* crc error flag */
1050 #define CP_RX_STATUS_CRC (1<<18)
1051 /* IP checksum error flag */
1052 #define CP_RX_STATUS_IPF (1<<15)
1053 /* UDP checksum error flag */
1054 #define CP_RX_STATUS_UDPF (1<<14)
1055 /* TCP checksum error flag */
1056 #define CP_RX_STATUS_TCPF (1<<13)
1058 /* transfer ownership to target */
1059 rxdw0
&= ~CP_RX_OWN
;
1061 /* set first segment bit */
1062 rxdw0
|= CP_RX_STATUS_FS
;
1064 /* set last segment bit */
1065 rxdw0
|= CP_RX_STATUS_LS
;
1067 /* set received packet type flags */
1068 if (packet_header
& RxBroadcast
)
1069 rxdw0
|= CP_RX_STATUS_BAR
;
1070 if (packet_header
& RxMulticast
)
1071 rxdw0
|= CP_RX_STATUS_MAR
;
1072 if (packet_header
& RxPhysical
)
1073 rxdw0
|= CP_RX_STATUS_PAM
;
1075 /* set received size */
1076 rxdw0
&= ~CP_RX_BUFFER_SIZE_MASK
;
1079 /* reset VLAN tag flag */
1080 rxdw1
&= ~CP_RX_TAVA
;
1082 /* update ring data */
1083 val
= cpu_to_le32(rxdw0
);
1084 cpu_physical_memory_write(cplus_rx_ring_desc
, (uint8_t *)&val
, 4);
1085 val
= cpu_to_le32(rxdw1
);
1086 cpu_physical_memory_write(cplus_rx_ring_desc
+4, (uint8_t *)&val
, 4);
1088 /* update tally counter */
1089 ++s
->tally_counters
.RxOk
;
1091 /* seek to next Rx descriptor */
1092 if (rxdw0
& CP_RX_EOR
)
1094 s
->currCPlusRxDesc
= 0;
1098 ++s
->currCPlusRxDesc
;
1101 DEBUG_PRINT(("RTL8139: done C+ Rx mode ----------------\n"));
1106 DEBUG_PRINT(("RTL8139: in ring Rx mode ================\n"));
1108 /* begin ring receiver mode */
1109 int avail
= MOD2(s
->RxBufferSize
+ s
->RxBufPtr
- s
->RxBufAddr
, s
->RxBufferSize
);
1111 /* if receiver buffer is empty then avail == 0 */
1113 if (avail
!= 0 && size
+ 8 >= avail
)
1115 DEBUG_PRINT(("rx overflow: rx buffer length %d head 0x%04x read 0x%04x === available 0x%04x need 0x%04x\n",
1116 s
->RxBufferSize
, s
->RxBufAddr
, s
->RxBufPtr
, avail
, size
+ 8));
1118 s
->IntrStatus
|= RxOverflow
;
1120 rtl8139_update_irq(s
);
1124 packet_header
|= RxStatusOK
;
1126 packet_header
|= (((size
+4) << 16) & 0xffff0000);
1129 uint32_t val
= cpu_to_le32(packet_header
);
1131 rtl8139_write_buffer(s
, (uint8_t *)&val
, 4);
1133 rtl8139_write_buffer(s
, buf
, size
);
1135 /* write checksum */
1136 #if defined (RTL8139_CALCULATE_RXCRC)
1137 val
= cpu_to_le32(crc32(0, buf
, size
));
1142 rtl8139_write_buffer(s
, (uint8_t *)&val
, 4);
1144 /* correct buffer write pointer */
1145 s
->RxBufAddr
= MOD2((s
->RxBufAddr
+ 3) & ~0x3, s
->RxBufferSize
);
1147 /* now we can signal we have received something */
1149 DEBUG_PRINT((" received: rx buffer length %d head 0x%04x read 0x%04x\n",
1150 s
->RxBufferSize
, s
->RxBufAddr
, s
->RxBufPtr
));
1153 s
->IntrStatus
|= RxOK
;
1157 rtl8139_update_irq(s
);
1161 static void rtl8139_receive(void *opaque
, const uint8_t *buf
, int size
)
1163 rtl8139_do_receive(opaque
, buf
, size
, 1);
1166 static void rtl8139_reset_rxring(RTL8139State
*s
, uint32_t bufferSize
)
1168 s
->RxBufferSize
= bufferSize
;
1173 static void rtl8139_reset(RTL8139State
*s
)
1177 /* restore MAC address */
1178 memcpy(s
->phys
, s
->macaddr
, 6);
1180 /* reset interrupt mask */
1184 rtl8139_update_irq(s
);
1186 /* prepare eeprom */
1187 s
->eeprom
.contents
[0] = 0x8129;
1189 // PCI vendor and device ID should be mirrored here
1190 s
->eeprom
.contents
[1] = 0x10ec;
1191 s
->eeprom
.contents
[2] = 0x8139;
1194 s
->eeprom
.contents
[7] = s
->macaddr
[0] | s
->macaddr
[1] << 8;
1195 s
->eeprom
.contents
[8] = s
->macaddr
[2] | s
->macaddr
[3] << 8;
1196 s
->eeprom
.contents
[9] = s
->macaddr
[4] | s
->macaddr
[5] << 8;
1198 /* mark all status registers as owned by host */
1199 for (i
= 0; i
< 4; ++i
)
1201 s
->TxStatus
[i
] = TxHostOwns
;
1205 s
->currCPlusRxDesc
= 0;
1206 s
->currCPlusTxDesc
= 0;
1208 s
->RxRingAddrLO
= 0;
1209 s
->RxRingAddrHI
= 0;
1213 rtl8139_reset_rxring(s
, 8192);
1219 // s->TxConfig |= HW_REVID(1, 0, 0, 0, 0, 0, 0); // RTL-8139 HasHltClk
1220 s
->clock_enabled
= 0;
1222 s
->TxConfig
|= HW_REVID(1, 1, 1, 0, 1, 1, 0); // RTL-8139C+ HasLWake
1223 s
->clock_enabled
= 1;
1226 s
->bChipCmdState
= CmdReset
; /* RxBufEmpty bit is calculated on read from ChipCmd */;
1228 /* set initial state data */
1229 s
->Config0
= 0x0; /* No boot ROM */
1230 s
->Config1
= 0xC; /* IO mapped and MEM mapped registers available */
1231 s
->Config3
= 0x1; /* fast back-to-back compatible */
1234 s
->CSCR
= CSCR_F_LINK_100
| CSCR_HEART_BIT
| CSCR_LD
;
1236 s
->CpCmd
= 0x0; /* reset C+ mode */
1237 s
->cplus_enabled
= 0;
1240 // s->BasicModeCtrl = 0x3100; // 100Mbps, full duplex, autonegotiation
1241 // s->BasicModeCtrl = 0x2100; // 100Mbps, full duplex
1242 s
->BasicModeCtrl
= 0x1000; // autonegotiation
1244 s
->BasicModeStatus
= 0x7809;
1245 //s->BasicModeStatus |= 0x0040; /* UTP medium */
1246 s
->BasicModeStatus
|= 0x0020; /* autonegotiation completed */
1247 s
->BasicModeStatus
|= 0x0004; /* link is up */
1249 s
->NWayAdvert
= 0x05e1; /* all modes, full duplex */
1250 s
->NWayLPAR
= 0x05e1; /* all modes, full duplex */
1251 s
->NWayExpansion
= 0x0001; /* autonegotiation supported */
1253 /* also reset timer and disable timer interrupt */
1258 /* reset tally counters */
1259 RTL8139TallyCounters_clear(&s
->tally_counters
);
1262 static void RTL8139TallyCounters_clear(RTL8139TallyCounters
* counters
)
1266 counters
->TxERR
= 0;
1267 counters
->RxERR
= 0;
1268 counters
->MissPkt
= 0;
1270 counters
->Tx1Col
= 0;
1271 counters
->TxMCol
= 0;
1272 counters
->RxOkPhy
= 0;
1273 counters
->RxOkBrd
= 0;
1274 counters
->RxOkMul
= 0;
1275 counters
->TxAbt
= 0;
1276 counters
->TxUndrn
= 0;
1279 static void RTL8139TallyCounters_physical_memory_write(target_phys_addr_t tc_addr
, RTL8139TallyCounters
* tally_counters
)
1285 val64
= cpu_to_le64(tally_counters
->TxOk
);
1286 cpu_physical_memory_write(tc_addr
+ 0, (uint8_t *)&val64
, 8);
1288 val64
= cpu_to_le64(tally_counters
->RxOk
);
1289 cpu_physical_memory_write(tc_addr
+ 8, (uint8_t *)&val64
, 8);
1291 val64
= cpu_to_le64(tally_counters
->TxERR
);
1292 cpu_physical_memory_write(tc_addr
+ 16, (uint8_t *)&val64
, 8);
1294 val32
= cpu_to_le32(tally_counters
->RxERR
);
1295 cpu_physical_memory_write(tc_addr
+ 24, (uint8_t *)&val32
, 4);
1297 val16
= cpu_to_le16(tally_counters
->MissPkt
);
1298 cpu_physical_memory_write(tc_addr
+ 28, (uint8_t *)&val16
, 2);
1300 val16
= cpu_to_le16(tally_counters
->FAE
);
1301 cpu_physical_memory_write(tc_addr
+ 30, (uint8_t *)&val16
, 2);
1303 val32
= cpu_to_le32(tally_counters
->Tx1Col
);
1304 cpu_physical_memory_write(tc_addr
+ 32, (uint8_t *)&val32
, 4);
1306 val32
= cpu_to_le32(tally_counters
->TxMCol
);
1307 cpu_physical_memory_write(tc_addr
+ 36, (uint8_t *)&val32
, 4);
1309 val64
= cpu_to_le64(tally_counters
->RxOkPhy
);
1310 cpu_physical_memory_write(tc_addr
+ 40, (uint8_t *)&val64
, 8);
1312 val64
= cpu_to_le64(tally_counters
->RxOkBrd
);
1313 cpu_physical_memory_write(tc_addr
+ 48, (uint8_t *)&val64
, 8);
1315 val32
= cpu_to_le32(tally_counters
->RxOkMul
);
1316 cpu_physical_memory_write(tc_addr
+ 56, (uint8_t *)&val32
, 4);
1318 val16
= cpu_to_le16(tally_counters
->TxAbt
);
1319 cpu_physical_memory_write(tc_addr
+ 60, (uint8_t *)&val16
, 2);
1321 val16
= cpu_to_le16(tally_counters
->TxUndrn
);
1322 cpu_physical_memory_write(tc_addr
+ 62, (uint8_t *)&val16
, 2);
1325 /* Loads values of tally counters from VM state file */
1326 static void RTL8139TallyCounters_load(QEMUFile
* f
, RTL8139TallyCounters
*tally_counters
)
1328 qemu_get_be64s(f
, &tally_counters
->TxOk
);
1329 qemu_get_be64s(f
, &tally_counters
->RxOk
);
1330 qemu_get_be64s(f
, &tally_counters
->TxERR
);
1331 qemu_get_be32s(f
, &tally_counters
->RxERR
);
1332 qemu_get_be16s(f
, &tally_counters
->MissPkt
);
1333 qemu_get_be16s(f
, &tally_counters
->FAE
);
1334 qemu_get_be32s(f
, &tally_counters
->Tx1Col
);
1335 qemu_get_be32s(f
, &tally_counters
->TxMCol
);
1336 qemu_get_be64s(f
, &tally_counters
->RxOkPhy
);
1337 qemu_get_be64s(f
, &tally_counters
->RxOkBrd
);
1338 qemu_get_be32s(f
, &tally_counters
->RxOkMul
);
1339 qemu_get_be16s(f
, &tally_counters
->TxAbt
);
1340 qemu_get_be16s(f
, &tally_counters
->TxUndrn
);
1343 /* Saves values of tally counters to VM state file */
1344 static void RTL8139TallyCounters_save(QEMUFile
* f
, RTL8139TallyCounters
*tally_counters
)
1346 qemu_put_be64s(f
, &tally_counters
->TxOk
);
1347 qemu_put_be64s(f
, &tally_counters
->RxOk
);
1348 qemu_put_be64s(f
, &tally_counters
->TxERR
);
1349 qemu_put_be32s(f
, &tally_counters
->RxERR
);
1350 qemu_put_be16s(f
, &tally_counters
->MissPkt
);
1351 qemu_put_be16s(f
, &tally_counters
->FAE
);
1352 qemu_put_be32s(f
, &tally_counters
->Tx1Col
);
1353 qemu_put_be32s(f
, &tally_counters
->TxMCol
);
1354 qemu_put_be64s(f
, &tally_counters
->RxOkPhy
);
1355 qemu_put_be64s(f
, &tally_counters
->RxOkBrd
);
1356 qemu_put_be32s(f
, &tally_counters
->RxOkMul
);
1357 qemu_put_be16s(f
, &tally_counters
->TxAbt
);
1358 qemu_put_be16s(f
, &tally_counters
->TxUndrn
);
1361 static void rtl8139_ChipCmd_write(RTL8139State
*s
, uint32_t val
)
1365 DEBUG_PRINT(("RTL8139: ChipCmd write val=0x%08x\n", val
));
1369 DEBUG_PRINT(("RTL8139: ChipCmd reset\n"));
1374 DEBUG_PRINT(("RTL8139: ChipCmd enable receiver\n"));
1376 s
->currCPlusRxDesc
= 0;
1380 DEBUG_PRINT(("RTL8139: ChipCmd enable transmitter\n"));
1382 s
->currCPlusTxDesc
= 0;
1385 /* mask unwriteable bits */
1386 val
= SET_MASKED(val
, 0xe3, s
->bChipCmdState
);
1388 /* Deassert reset pin before next read */
1391 s
->bChipCmdState
= val
;
1394 static int rtl8139_RxBufferEmpty(RTL8139State
*s
)
1396 int unread
= MOD2(s
->RxBufferSize
+ s
->RxBufAddr
- s
->RxBufPtr
, s
->RxBufferSize
);
1400 DEBUG_PRINT(("RTL8139: receiver buffer data available 0x%04x\n", unread
));
1404 DEBUG_PRINT(("RTL8139: receiver buffer is empty\n"));
1409 static uint32_t rtl8139_ChipCmd_read(RTL8139State
*s
)
1411 uint32_t ret
= s
->bChipCmdState
;
1413 if (rtl8139_RxBufferEmpty(s
))
1416 DEBUG_PRINT(("RTL8139: ChipCmd read val=0x%04x\n", ret
));
1421 static void rtl8139_CpCmd_write(RTL8139State
*s
, uint32_t val
)
1425 DEBUG_PRINT(("RTL8139C+ command register write(w) val=0x%04x\n", val
));
1427 s
->cplus_enabled
= 1;
1429 /* mask unwriteable bits */
1430 val
= SET_MASKED(val
, 0xff84, s
->CpCmd
);
1435 static uint32_t rtl8139_CpCmd_read(RTL8139State
*s
)
1437 uint32_t ret
= s
->CpCmd
;
1439 DEBUG_PRINT(("RTL8139C+ command register read(w) val=0x%04x\n", ret
));
1444 static void rtl8139_IntrMitigate_write(RTL8139State
*s
, uint32_t val
)
1446 DEBUG_PRINT(("RTL8139C+ IntrMitigate register write(w) val=0x%04x\n", val
));
1449 static uint32_t rtl8139_IntrMitigate_read(RTL8139State
*s
)
1453 DEBUG_PRINT(("RTL8139C+ IntrMitigate register read(w) val=0x%04x\n", ret
));
1458 static int rtl8139_config_writeable(RTL8139State
*s
)
1460 if (s
->Cfg9346
& Cfg9346_Unlock
)
1465 DEBUG_PRINT(("RTL8139: Configuration registers are write-protected\n"));
1470 static void rtl8139_BasicModeCtrl_write(RTL8139State
*s
, uint32_t val
)
1474 DEBUG_PRINT(("RTL8139: BasicModeCtrl register write(w) val=0x%04x\n", val
));
1476 /* mask unwriteable bits */
1477 uint32_t mask
= 0x4cff;
1479 if (1 || !rtl8139_config_writeable(s
))
1481 /* Speed setting and autonegotiation enable bits are read-only */
1483 /* Duplex mode setting is read-only */
1487 val
= SET_MASKED(val
, mask
, s
->BasicModeCtrl
);
1489 s
->BasicModeCtrl
= val
;
1492 static uint32_t rtl8139_BasicModeCtrl_read(RTL8139State
*s
)
1494 uint32_t ret
= s
->BasicModeCtrl
;
1496 DEBUG_PRINT(("RTL8139: BasicModeCtrl register read(w) val=0x%04x\n", ret
));
1501 static void rtl8139_BasicModeStatus_write(RTL8139State
*s
, uint32_t val
)
1505 DEBUG_PRINT(("RTL8139: BasicModeStatus register write(w) val=0x%04x\n", val
));
1507 /* mask unwriteable bits */
1508 val
= SET_MASKED(val
, 0xff3f, s
->BasicModeStatus
);
1510 s
->BasicModeStatus
= val
;
1513 static uint32_t rtl8139_BasicModeStatus_read(RTL8139State
*s
)
1515 uint32_t ret
= s
->BasicModeStatus
;
1517 DEBUG_PRINT(("RTL8139: BasicModeStatus register read(w) val=0x%04x\n", ret
));
1522 static void rtl8139_Cfg9346_write(RTL8139State
*s
, uint32_t val
)
1526 DEBUG_PRINT(("RTL8139: Cfg9346 write val=0x%02x\n", val
));
1528 /* mask unwriteable bits */
1529 val
= SET_MASKED(val
, 0x31, s
->Cfg9346
);
1531 uint32_t opmode
= val
& 0xc0;
1532 uint32_t eeprom_val
= val
& 0xf;
1534 if (opmode
== 0x80) {
1536 int eecs
= (eeprom_val
& 0x08)?1:0;
1537 int eesk
= (eeprom_val
& 0x04)?1:0;
1538 int eedi
= (eeprom_val
& 0x02)?1:0;
1539 prom9346_set_wire(s
, eecs
, eesk
, eedi
);
1540 } else if (opmode
== 0x40) {
1549 static uint32_t rtl8139_Cfg9346_read(RTL8139State
*s
)
1551 uint32_t ret
= s
->Cfg9346
;
1553 uint32_t opmode
= ret
& 0xc0;
1558 int eedo
= prom9346_get_wire(s
);
1569 DEBUG_PRINT(("RTL8139: Cfg9346 read val=0x%02x\n", ret
));
1574 static void rtl8139_Config0_write(RTL8139State
*s
, uint32_t val
)
1578 DEBUG_PRINT(("RTL8139: Config0 write val=0x%02x\n", val
));
1580 if (!rtl8139_config_writeable(s
))
1583 /* mask unwriteable bits */
1584 val
= SET_MASKED(val
, 0xf8, s
->Config0
);
1589 static uint32_t rtl8139_Config0_read(RTL8139State
*s
)
1591 uint32_t ret
= s
->Config0
;
1593 DEBUG_PRINT(("RTL8139: Config0 read val=0x%02x\n", ret
));
1598 static void rtl8139_Config1_write(RTL8139State
*s
, uint32_t val
)
1602 DEBUG_PRINT(("RTL8139: Config1 write val=0x%02x\n", val
));
1604 if (!rtl8139_config_writeable(s
))
1607 /* mask unwriteable bits */
1608 val
= SET_MASKED(val
, 0xC, s
->Config1
);
1613 static uint32_t rtl8139_Config1_read(RTL8139State
*s
)
1615 uint32_t ret
= s
->Config1
;
1617 DEBUG_PRINT(("RTL8139: Config1 read val=0x%02x\n", ret
));
1622 static void rtl8139_Config3_write(RTL8139State
*s
, uint32_t val
)
1626 DEBUG_PRINT(("RTL8139: Config3 write val=0x%02x\n", val
));
1628 if (!rtl8139_config_writeable(s
))
1631 /* mask unwriteable bits */
1632 val
= SET_MASKED(val
, 0x8F, s
->Config3
);
1637 static uint32_t rtl8139_Config3_read(RTL8139State
*s
)
1639 uint32_t ret
= s
->Config3
;
1641 DEBUG_PRINT(("RTL8139: Config3 read val=0x%02x\n", ret
));
1646 static void rtl8139_Config4_write(RTL8139State
*s
, uint32_t val
)
1650 DEBUG_PRINT(("RTL8139: Config4 write val=0x%02x\n", val
));
1652 if (!rtl8139_config_writeable(s
))
1655 /* mask unwriteable bits */
1656 val
= SET_MASKED(val
, 0x0a, s
->Config4
);
1661 static uint32_t rtl8139_Config4_read(RTL8139State
*s
)
1663 uint32_t ret
= s
->Config4
;
1665 DEBUG_PRINT(("RTL8139: Config4 read val=0x%02x\n", ret
));
1670 static void rtl8139_Config5_write(RTL8139State
*s
, uint32_t val
)
1674 DEBUG_PRINT(("RTL8139: Config5 write val=0x%02x\n", val
));
1676 /* mask unwriteable bits */
1677 val
= SET_MASKED(val
, 0x80, s
->Config5
);
1682 static uint32_t rtl8139_Config5_read(RTL8139State
*s
)
1684 uint32_t ret
= s
->Config5
;
1686 DEBUG_PRINT(("RTL8139: Config5 read val=0x%02x\n", ret
));
1691 static void rtl8139_TxConfig_write(RTL8139State
*s
, uint32_t val
)
1693 if (!rtl8139_transmitter_enabled(s
))
1695 DEBUG_PRINT(("RTL8139: transmitter disabled; no TxConfig write val=0x%08x\n", val
));
1699 DEBUG_PRINT(("RTL8139: TxConfig write val=0x%08x\n", val
));
1701 val
= SET_MASKED(val
, TxVersionMask
| 0x8070f80f, s
->TxConfig
);
1706 static void rtl8139_TxConfig_writeb(RTL8139State
*s
, uint32_t val
)
1708 DEBUG_PRINT(("RTL8139C TxConfig via write(b) val=0x%02x\n", val
));
1710 uint32_t tc
= s
->TxConfig
;
1712 tc
|= (val
& 0x000000FF);
1713 rtl8139_TxConfig_write(s
, tc
);
1716 static uint32_t rtl8139_TxConfig_read(RTL8139State
*s
)
1718 uint32_t ret
= s
->TxConfig
;
1720 DEBUG_PRINT(("RTL8139: TxConfig read val=0x%04x\n", ret
));
1725 static void rtl8139_RxConfig_write(RTL8139State
*s
, uint32_t val
)
1727 DEBUG_PRINT(("RTL8139: RxConfig write val=0x%08x\n", val
));
1729 /* mask unwriteable bits */
1730 val
= SET_MASKED(val
, 0xf0fc0040, s
->RxConfig
);
1734 /* reset buffer size and read/write pointers */
1735 rtl8139_reset_rxring(s
, 8192 << ((s
->RxConfig
>> 11) & 0x3));
1737 DEBUG_PRINT(("RTL8139: RxConfig write reset buffer size to %d\n", s
->RxBufferSize
));
1740 static uint32_t rtl8139_RxConfig_read(RTL8139State
*s
)
1742 uint32_t ret
= s
->RxConfig
;
1744 DEBUG_PRINT(("RTL8139: RxConfig read val=0x%08x\n", ret
));
1749 static void rtl8139_transfer_frame(RTL8139State
*s
, const uint8_t *buf
, int size
, int do_interrupt
)
1753 DEBUG_PRINT(("RTL8139: +++ empty ethernet frame\n"));
1757 if (TxLoopBack
== (s
->TxConfig
& TxLoopBack
))
1759 DEBUG_PRINT(("RTL8139: +++ transmit loopback mode\n"));
1760 rtl8139_do_receive(s
, buf
, size
, do_interrupt
);
1764 qemu_send_packet(s
->vc
, buf
, size
);
1768 static int rtl8139_transmit_one(RTL8139State
*s
, int descriptor
)
1770 if (!rtl8139_transmitter_enabled(s
))
1772 DEBUG_PRINT(("RTL8139: +++ cannot transmit from descriptor %d: transmitter disabled\n",
1777 if (s
->TxStatus
[descriptor
] & TxHostOwns
)
1779 DEBUG_PRINT(("RTL8139: +++ cannot transmit from descriptor %d: owned by host (%08x)\n",
1780 descriptor
, s
->TxStatus
[descriptor
]));
1784 DEBUG_PRINT(("RTL8139: +++ transmitting from descriptor %d\n", descriptor
));
1786 int txsize
= s
->TxStatus
[descriptor
] & 0x1fff;
1787 uint8_t txbuffer
[0x2000];
1789 DEBUG_PRINT(("RTL8139: +++ transmit reading %d bytes from host memory at 0x%08x\n",
1790 txsize
, s
->TxAddr
[descriptor
]));
1792 cpu_physical_memory_read(s
->TxAddr
[descriptor
], txbuffer
, txsize
);
1794 /* Mark descriptor as transferred */
1795 s
->TxStatus
[descriptor
] |= TxHostOwns
;
1796 s
->TxStatus
[descriptor
] |= TxStatOK
;
1798 rtl8139_transfer_frame(s
, txbuffer
, txsize
, 0);
1800 DEBUG_PRINT(("RTL8139: +++ transmitted %d bytes from descriptor %d\n", txsize
, descriptor
));
1802 /* update interrupt */
1803 s
->IntrStatus
|= TxOK
;
1804 rtl8139_update_irq(s
);
1809 /* structures and macros for task offloading */
1810 typedef struct ip_header
1812 uint8_t ip_ver_len
; /* version and header length */
1813 uint8_t ip_tos
; /* type of service */
1814 uint16_t ip_len
; /* total length */
1815 uint16_t ip_id
; /* identification */
1816 uint16_t ip_off
; /* fragment offset field */
1817 uint8_t ip_ttl
; /* time to live */
1818 uint8_t ip_p
; /* protocol */
1819 uint16_t ip_sum
; /* checksum */
1820 uint32_t ip_src
,ip_dst
; /* source and dest address */
1823 #define IP_HEADER_VERSION_4 4
1824 #define IP_HEADER_VERSION(ip) ((ip->ip_ver_len >> 4)&0xf)
1825 #define IP_HEADER_LENGTH(ip) (((ip->ip_ver_len)&0xf) << 2)
1827 typedef struct tcp_header
1829 uint16_t th_sport
; /* source port */
1830 uint16_t th_dport
; /* destination port */
1831 uint32_t th_seq
; /* sequence number */
1832 uint32_t th_ack
; /* acknowledgement number */
1833 uint16_t th_offset_flags
; /* data offset, reserved 6 bits, TCP protocol flags */
1834 uint16_t th_win
; /* window */
1835 uint16_t th_sum
; /* checksum */
1836 uint16_t th_urp
; /* urgent pointer */
1839 typedef struct udp_header
1841 uint16_t uh_sport
; /* source port */
1842 uint16_t uh_dport
; /* destination port */
1843 uint16_t uh_ulen
; /* udp length */
1844 uint16_t uh_sum
; /* udp checksum */
1847 typedef struct ip_pseudo_header
1853 uint16_t ip_payload
;
1856 #define IP_PROTO_TCP 6
1857 #define IP_PROTO_UDP 17
1859 #define TCP_HEADER_DATA_OFFSET(tcp) (((be16_to_cpu(tcp->th_offset_flags) >> 12)&0xf) << 2)
1860 #define TCP_FLAGS_ONLY(flags) ((flags)&0x3f)
1861 #define TCP_HEADER_FLAGS(tcp) TCP_FLAGS_ONLY(be16_to_cpu(tcp->th_offset_flags))
1863 #define TCP_HEADER_CLEAR_FLAGS(tcp, off) ((tcp)->th_offset_flags &= cpu_to_be16(~TCP_FLAGS_ONLY(off)))
1865 #define TCP_FLAG_FIN 0x01
1866 #define TCP_FLAG_PUSH 0x08
1868 /* produces ones' complement sum of data */
1869 static uint16_t ones_complement_sum(uint8_t *data
, size_t len
)
1871 uint32_t result
= 0;
1873 for (; len
> 1; data
+=2, len
-=2)
1875 result
+= *(uint16_t*)data
;
1878 /* add the remainder byte */
1881 uint8_t odd
[2] = {*data
, 0};
1882 result
+= *(uint16_t*)odd
;
1886 result
= (result
& 0xffff) + (result
>> 16);
1891 static uint16_t ip_checksum(void *data
, size_t len
)
1893 return ~ones_complement_sum((uint8_t*)data
, len
);
1896 static int rtl8139_cplus_transmit_one(RTL8139State
*s
)
1898 if (!rtl8139_transmitter_enabled(s
))
1900 DEBUG_PRINT(("RTL8139: +++ C+ mode: transmitter disabled\n"));
1904 if (!rtl8139_cp_transmitter_enabled(s
))
1906 DEBUG_PRINT(("RTL8139: +++ C+ mode: C+ transmitter disabled\n"));
1910 int descriptor
= s
->currCPlusTxDesc
;
1912 target_phys_addr_t cplus_tx_ring_desc
=
1913 rtl8139_addr64(s
->TxAddr
[0], s
->TxAddr
[1]);
1915 /* Normal priority ring */
1916 cplus_tx_ring_desc
+= 16 * descriptor
;
1918 DEBUG_PRINT(("RTL8139: +++ C+ mode reading TX descriptor %d from host memory at %08x0x%08x = 0x%8lx\n",
1919 descriptor
, s
->TxAddr
[1], s
->TxAddr
[0], cplus_tx_ring_desc
));
1921 uint32_t val
, txdw0
,txdw1
,txbufLO
,txbufHI
;
1923 cpu_physical_memory_read(cplus_tx_ring_desc
, (uint8_t *)&val
, 4);
1924 txdw0
= le32_to_cpu(val
);
1925 cpu_physical_memory_read(cplus_tx_ring_desc
+4, (uint8_t *)&val
, 4);
1926 txdw1
= le32_to_cpu(val
);
1927 cpu_physical_memory_read(cplus_tx_ring_desc
+8, (uint8_t *)&val
, 4);
1928 txbufLO
= le32_to_cpu(val
);
1929 cpu_physical_memory_read(cplus_tx_ring_desc
+12, (uint8_t *)&val
, 4);
1930 txbufHI
= le32_to_cpu(val
);
1932 DEBUG_PRINT(("RTL8139: +++ C+ mode TX descriptor %d %08x %08x %08x %08x\n",
1934 txdw0
, txdw1
, txbufLO
, txbufHI
));
1936 /* w0 ownership flag */
1937 #define CP_TX_OWN (1<<31)
1938 /* w0 end of ring flag */
1939 #define CP_TX_EOR (1<<30)
1940 /* first segment of received packet flag */
1941 #define CP_TX_FS (1<<29)
1942 /* last segment of received packet flag */
1943 #define CP_TX_LS (1<<28)
1944 /* large send packet flag */
1945 #define CP_TX_LGSEN (1<<27)
1946 /* large send MSS mask, bits 16...25 */
1947 #define CP_TC_LGSEN_MSS_MASK ((1 << 12) - 1)
1949 /* IP checksum offload flag */
1950 #define CP_TX_IPCS (1<<18)
1951 /* UDP checksum offload flag */
1952 #define CP_TX_UDPCS (1<<17)
1953 /* TCP checksum offload flag */
1954 #define CP_TX_TCPCS (1<<16)
1956 /* w0 bits 0...15 : buffer size */
1957 #define CP_TX_BUFFER_SIZE (1<<16)
1958 #define CP_TX_BUFFER_SIZE_MASK (CP_TX_BUFFER_SIZE - 1)
1959 /* w1 tag available flag */
1960 #define CP_RX_TAGC (1<<17)
1961 /* w1 bits 0...15 : VLAN tag */
1962 #define CP_TX_VLAN_TAG_MASK ((1<<16) - 1)
1963 /* w2 low 32bit of Rx buffer ptr */
1964 /* w3 high 32bit of Rx buffer ptr */
1966 /* set after transmission */
1967 /* FIFO underrun flag */
1968 #define CP_TX_STATUS_UNF (1<<25)
1969 /* transmit error summary flag, valid if set any of three below */
1970 #define CP_TX_STATUS_TES (1<<23)
1971 /* out-of-window collision flag */
1972 #define CP_TX_STATUS_OWC (1<<22)
1973 /* link failure flag */
1974 #define CP_TX_STATUS_LNKF (1<<21)
1975 /* excessive collisions flag */
1976 #define CP_TX_STATUS_EXC (1<<20)
1978 if (!(txdw0
& CP_TX_OWN
))
1980 DEBUG_PRINT(("RTL8139: C+ Tx mode : descriptor %d is owned by host\n", descriptor
));
1984 DEBUG_PRINT(("RTL8139: +++ C+ Tx mode : transmitting from descriptor %d\n", descriptor
));
1986 if (txdw0
& CP_TX_FS
)
1988 DEBUG_PRINT(("RTL8139: +++ C+ Tx mode : descriptor %d is first segment descriptor\n", descriptor
));
1990 /* reset internal buffer offset */
1991 s
->cplus_txbuffer_offset
= 0;
1994 int txsize
= txdw0
& CP_TX_BUFFER_SIZE_MASK
;
1995 target_phys_addr_t tx_addr
= rtl8139_addr64(txbufLO
, txbufHI
);
1997 /* make sure we have enough space to assemble the packet */
1998 if (!s
->cplus_txbuffer
)
2000 s
->cplus_txbuffer_len
= CP_TX_BUFFER_SIZE
;
2001 s
->cplus_txbuffer
= malloc(s
->cplus_txbuffer_len
);
2002 s
->cplus_txbuffer_offset
= 0;
2004 DEBUG_PRINT(("RTL8139: +++ C+ mode transmission buffer allocated space %d\n", s
->cplus_txbuffer_len
));
2007 while (s
->cplus_txbuffer
&& s
->cplus_txbuffer_offset
+ txsize
>= s
->cplus_txbuffer_len
)
2009 s
->cplus_txbuffer_len
+= CP_TX_BUFFER_SIZE
;
2010 s
->cplus_txbuffer
= qemu_realloc(s
->cplus_txbuffer
, s
->cplus_txbuffer_len
);
2012 DEBUG_PRINT(("RTL8139: +++ C+ mode transmission buffer space changed to %d\n", s
->cplus_txbuffer_len
));
2015 if (!s
->cplus_txbuffer
)
2019 DEBUG_PRINT(("RTL8139: +++ C+ mode transmiter failed to reallocate %d bytes\n", s
->cplus_txbuffer_len
));
2021 /* update tally counter */
2022 ++s
->tally_counters
.TxERR
;
2023 ++s
->tally_counters
.TxAbt
;
2028 /* append more data to the packet */
2030 DEBUG_PRINT(("RTL8139: +++ C+ mode transmit reading %d bytes from host memory at %016" PRIx64
" to offset %d\n",
2031 txsize
, (uint64_t)tx_addr
, s
->cplus_txbuffer_offset
));
2033 cpu_physical_memory_read(tx_addr
, s
->cplus_txbuffer
+ s
->cplus_txbuffer_offset
, txsize
);
2034 s
->cplus_txbuffer_offset
+= txsize
;
2036 /* seek to next Rx descriptor */
2037 if (txdw0
& CP_TX_EOR
)
2039 s
->currCPlusTxDesc
= 0;
2043 ++s
->currCPlusTxDesc
;
2044 if (s
->currCPlusTxDesc
>= 64)
2045 s
->currCPlusTxDesc
= 0;
2048 /* transfer ownership to target */
2049 txdw0
&= ~CP_RX_OWN
;
2051 /* reset error indicator bits */
2052 txdw0
&= ~CP_TX_STATUS_UNF
;
2053 txdw0
&= ~CP_TX_STATUS_TES
;
2054 txdw0
&= ~CP_TX_STATUS_OWC
;
2055 txdw0
&= ~CP_TX_STATUS_LNKF
;
2056 txdw0
&= ~CP_TX_STATUS_EXC
;
2058 /* update ring data */
2059 val
= cpu_to_le32(txdw0
);
2060 cpu_physical_memory_write(cplus_tx_ring_desc
, (uint8_t *)&val
, 4);
2061 // val = cpu_to_le32(txdw1);
2062 // cpu_physical_memory_write(cplus_tx_ring_desc+4, &val, 4);
2064 /* Now decide if descriptor being processed is holding the last segment of packet */
2065 if (txdw0
& CP_TX_LS
)
2067 DEBUG_PRINT(("RTL8139: +++ C+ Tx mode : descriptor %d is last segment descriptor\n", descriptor
));
2069 /* can transfer fully assembled packet */
2071 uint8_t *saved_buffer
= s
->cplus_txbuffer
;
2072 int saved_size
= s
->cplus_txbuffer_offset
;
2073 int saved_buffer_len
= s
->cplus_txbuffer_len
;
2075 /* reset the card space to protect from recursive call */
2076 s
->cplus_txbuffer
= NULL
;
2077 s
->cplus_txbuffer_offset
= 0;
2078 s
->cplus_txbuffer_len
= 0;
2080 if (txdw0
& (CP_TX_IPCS
| CP_TX_UDPCS
| CP_TX_TCPCS
| CP_TX_LGSEN
))
2082 DEBUG_PRINT(("RTL8139: +++ C+ mode offloaded task checksum\n"));
2084 #define ETH_P_IP 0x0800 /* Internet Protocol packet */
2086 #define ETH_MTU 1500
2088 /* ip packet header */
2091 uint8_t ip_protocol
= 0;
2092 uint16_t ip_data_len
= 0;
2094 uint8_t *eth_payload_data
= 0;
2095 size_t eth_payload_len
= 0;
2097 int proto
= be16_to_cpu(*(uint16_t *)(saved_buffer
+ 12));
2098 if (proto
== ETH_P_IP
)
2100 DEBUG_PRINT(("RTL8139: +++ C+ mode has IP packet\n"));
2103 eth_payload_data
= saved_buffer
+ ETH_HLEN
;
2104 eth_payload_len
= saved_size
- ETH_HLEN
;
2106 ip
= (ip_header
*)eth_payload_data
;
2108 if (IP_HEADER_VERSION(ip
) != IP_HEADER_VERSION_4
) {
2109 DEBUG_PRINT(("RTL8139: +++ C+ mode packet has bad IP version %d expected %d\n", IP_HEADER_VERSION(ip
), IP_HEADER_VERSION_4
));
2112 hlen
= IP_HEADER_LENGTH(ip
);
2113 ip_protocol
= ip
->ip_p
;
2114 ip_data_len
= be16_to_cpu(ip
->ip_len
) - hlen
;
2120 if (txdw0
& CP_TX_IPCS
)
2122 DEBUG_PRINT(("RTL8139: +++ C+ mode need IP checksum\n"));
2124 if (hlen
<sizeof(ip_header
) || hlen
>eth_payload_len
) {/* min header length */
2125 /* bad packet header len */
2126 /* or packet too short */
2131 ip
->ip_sum
= ip_checksum(ip
, hlen
);
2132 DEBUG_PRINT(("RTL8139: +++ C+ mode IP header len=%d checksum=%04x\n", hlen
, ip
->ip_sum
));
2136 if ((txdw0
& CP_TX_LGSEN
) && ip_protocol
== IP_PROTO_TCP
)
2138 #if defined (DEBUG_RTL8139)
2139 int large_send_mss
= (txdw0
>> 16) & CP_TC_LGSEN_MSS_MASK
;
2141 DEBUG_PRINT(("RTL8139: +++ C+ mode offloaded task TSO MTU=%d IP data %d frame data %d specified MSS=%d\n",
2142 ETH_MTU
, ip_data_len
, saved_size
- ETH_HLEN
, large_send_mss
));
2144 int tcp_send_offset
= 0;
2147 /* maximum IP header length is 60 bytes */
2148 uint8_t saved_ip_header
[60];
2150 /* save IP header template; data area is used in tcp checksum calculation */
2151 memcpy(saved_ip_header
, eth_payload_data
, hlen
);
2153 /* a placeholder for checksum calculation routine in tcp case */
2154 uint8_t *data_to_checksum
= eth_payload_data
+ hlen
- 12;
2155 // size_t data_to_checksum_len = eth_payload_len - hlen + 12;
2157 /* pointer to TCP header */
2158 tcp_header
*p_tcp_hdr
= (tcp_header
*)(eth_payload_data
+ hlen
);
2160 int tcp_hlen
= TCP_HEADER_DATA_OFFSET(p_tcp_hdr
);
2162 /* ETH_MTU = ip header len + tcp header len + payload */
2163 int tcp_data_len
= ip_data_len
- tcp_hlen
;
2164 int tcp_chunk_size
= ETH_MTU
- hlen
- tcp_hlen
;
2166 DEBUG_PRINT(("RTL8139: +++ C+ mode TSO IP data len %d TCP hlen %d TCP data len %d TCP chunk size %d\n",
2167 ip_data_len
, tcp_hlen
, tcp_data_len
, tcp_chunk_size
));
2169 /* note the cycle below overwrites IP header data,
2170 but restores it from saved_ip_header before sending packet */
2172 int is_last_frame
= 0;
2174 for (tcp_send_offset
= 0; tcp_send_offset
< tcp_data_len
; tcp_send_offset
+= tcp_chunk_size
)
2176 uint16_t chunk_size
= tcp_chunk_size
;
2178 /* check if this is the last frame */
2179 if (tcp_send_offset
+ tcp_chunk_size
>= tcp_data_len
)
2182 chunk_size
= tcp_data_len
- tcp_send_offset
;
2185 DEBUG_PRINT(("RTL8139: +++ C+ mode TSO TCP seqno %08x\n", be32_to_cpu(p_tcp_hdr
->th_seq
)));
2187 /* add 4 TCP pseudoheader fields */
2188 /* copy IP source and destination fields */
2189 memcpy(data_to_checksum
, saved_ip_header
+ 12, 8);
2191 DEBUG_PRINT(("RTL8139: +++ C+ mode TSO calculating TCP checksum for packet with %d bytes data\n", tcp_hlen
+ chunk_size
));
2193 if (tcp_send_offset
)
2195 memcpy((uint8_t*)p_tcp_hdr
+ tcp_hlen
, (uint8_t*)p_tcp_hdr
+ tcp_hlen
+ tcp_send_offset
, chunk_size
);
2198 /* keep PUSH and FIN flags only for the last frame */
2201 TCP_HEADER_CLEAR_FLAGS(p_tcp_hdr
, TCP_FLAG_PUSH
|TCP_FLAG_FIN
);
2204 /* recalculate TCP checksum */
2205 ip_pseudo_header
*p_tcpip_hdr
= (ip_pseudo_header
*)data_to_checksum
;
2206 p_tcpip_hdr
->zeros
= 0;
2207 p_tcpip_hdr
->ip_proto
= IP_PROTO_TCP
;
2208 p_tcpip_hdr
->ip_payload
= cpu_to_be16(tcp_hlen
+ chunk_size
);
2210 p_tcp_hdr
->th_sum
= 0;
2212 int tcp_checksum
= ip_checksum(data_to_checksum
, tcp_hlen
+ chunk_size
+ 12);
2213 DEBUG_PRINT(("RTL8139: +++ C+ mode TSO TCP checksum %04x\n", tcp_checksum
));
2215 p_tcp_hdr
->th_sum
= tcp_checksum
;
2217 /* restore IP header */
2218 memcpy(eth_payload_data
, saved_ip_header
, hlen
);
2220 /* set IP data length and recalculate IP checksum */
2221 ip
->ip_len
= cpu_to_be16(hlen
+ tcp_hlen
+ chunk_size
);
2223 /* increment IP id for subsequent frames */
2224 ip
->ip_id
= cpu_to_be16(tcp_send_offset
/tcp_chunk_size
+ be16_to_cpu(ip
->ip_id
));
2227 ip
->ip_sum
= ip_checksum(eth_payload_data
, hlen
);
2228 DEBUG_PRINT(("RTL8139: +++ C+ mode TSO IP header len=%d checksum=%04x\n", hlen
, ip
->ip_sum
));
2230 int tso_send_size
= ETH_HLEN
+ hlen
+ tcp_hlen
+ chunk_size
;
2231 DEBUG_PRINT(("RTL8139: +++ C+ mode TSO transferring packet size %d\n", tso_send_size
));
2232 rtl8139_transfer_frame(s
, saved_buffer
, tso_send_size
, 0);
2234 /* add transferred count to TCP sequence number */
2235 p_tcp_hdr
->th_seq
= cpu_to_be32(chunk_size
+ be32_to_cpu(p_tcp_hdr
->th_seq
));
2239 /* Stop sending this frame */
2242 else if (txdw0
& (CP_TX_TCPCS
|CP_TX_UDPCS
))
2244 DEBUG_PRINT(("RTL8139: +++ C+ mode need TCP or UDP checksum\n"));
2246 /* maximum IP header length is 60 bytes */
2247 uint8_t saved_ip_header
[60];
2248 memcpy(saved_ip_header
, eth_payload_data
, hlen
);
2250 uint8_t *data_to_checksum
= eth_payload_data
+ hlen
- 12;
2251 // size_t data_to_checksum_len = eth_payload_len - hlen + 12;
2253 /* add 4 TCP pseudoheader fields */
2254 /* copy IP source and destination fields */
2255 memcpy(data_to_checksum
, saved_ip_header
+ 12, 8);
2257 if ((txdw0
& CP_TX_TCPCS
) && ip_protocol
== IP_PROTO_TCP
)
2259 DEBUG_PRINT(("RTL8139: +++ C+ mode calculating TCP checksum for packet with %d bytes data\n", ip_data_len
));
2261 ip_pseudo_header
*p_tcpip_hdr
= (ip_pseudo_header
*)data_to_checksum
;
2262 p_tcpip_hdr
->zeros
= 0;
2263 p_tcpip_hdr
->ip_proto
= IP_PROTO_TCP
;
2264 p_tcpip_hdr
->ip_payload
= cpu_to_be16(ip_data_len
);
2266 tcp_header
* p_tcp_hdr
= (tcp_header
*) (data_to_checksum
+12);
2268 p_tcp_hdr
->th_sum
= 0;
2270 int tcp_checksum
= ip_checksum(data_to_checksum
, ip_data_len
+ 12);
2271 DEBUG_PRINT(("RTL8139: +++ C+ mode TCP checksum %04x\n", tcp_checksum
));
2273 p_tcp_hdr
->th_sum
= tcp_checksum
;
2275 else if ((txdw0
& CP_TX_UDPCS
) && ip_protocol
== IP_PROTO_UDP
)
2277 DEBUG_PRINT(("RTL8139: +++ C+ mode calculating UDP checksum for packet with %d bytes data\n", ip_data_len
));
2279 ip_pseudo_header
*p_udpip_hdr
= (ip_pseudo_header
*)data_to_checksum
;
2280 p_udpip_hdr
->zeros
= 0;
2281 p_udpip_hdr
->ip_proto
= IP_PROTO_UDP
;
2282 p_udpip_hdr
->ip_payload
= cpu_to_be16(ip_data_len
);
2284 udp_header
*p_udp_hdr
= (udp_header
*) (data_to_checksum
+12);
2286 p_udp_hdr
->uh_sum
= 0;
2288 int udp_checksum
= ip_checksum(data_to_checksum
, ip_data_len
+ 12);
2289 DEBUG_PRINT(("RTL8139: +++ C+ mode UDP checksum %04x\n", udp_checksum
));
2291 p_udp_hdr
->uh_sum
= udp_checksum
;
2294 /* restore IP header */
2295 memcpy(eth_payload_data
, saved_ip_header
, hlen
);
2300 /* update tally counter */
2301 ++s
->tally_counters
.TxOk
;
2303 DEBUG_PRINT(("RTL8139: +++ C+ mode transmitting %d bytes packet\n", saved_size
));
2305 rtl8139_transfer_frame(s
, saved_buffer
, saved_size
, 1);
2307 /* restore card space if there was no recursion and reset offset */
2308 if (!s
->cplus_txbuffer
)
2310 s
->cplus_txbuffer
= saved_buffer
;
2311 s
->cplus_txbuffer_len
= saved_buffer_len
;
2312 s
->cplus_txbuffer_offset
= 0;
2321 DEBUG_PRINT(("RTL8139: +++ C+ mode transmission continue to next descriptor\n"));
2327 static void rtl8139_cplus_transmit(RTL8139State
*s
)
2331 while (rtl8139_cplus_transmit_one(s
))
2336 /* Mark transfer completed */
2339 DEBUG_PRINT(("RTL8139: C+ mode : transmitter queue stalled, current TxDesc = %d\n",
2340 s
->currCPlusTxDesc
));
2344 /* update interrupt status */
2345 s
->IntrStatus
|= TxOK
;
2346 rtl8139_update_irq(s
);
2350 static void rtl8139_transmit(RTL8139State
*s
)
2352 int descriptor
= s
->currTxDesc
, txcount
= 0;
2355 if (rtl8139_transmit_one(s
, descriptor
))
2362 /* Mark transfer completed */
2365 DEBUG_PRINT(("RTL8139: transmitter queue stalled, current TxDesc = %d\n", s
->currTxDesc
));
2369 static void rtl8139_TxStatus_write(RTL8139State
*s
, uint32_t txRegOffset
, uint32_t val
)
2372 int descriptor
= txRegOffset
/4;
2374 /* handle C+ transmit mode register configuration */
2376 if (s
->cplus_enabled
)
2378 DEBUG_PRINT(("RTL8139C+ DTCCR write offset=0x%x val=0x%08x descriptor=%d\n", txRegOffset
, val
, descriptor
));
2380 /* handle Dump Tally Counters command */
2381 s
->TxStatus
[descriptor
] = val
;
2383 if (descriptor
== 0 && (val
& 0x8))
2385 target_phys_addr_t tc_addr
= rtl8139_addr64(s
->TxStatus
[0] & ~0x3f, s
->TxStatus
[1]);
2387 /* dump tally counters to specified memory location */
2388 RTL8139TallyCounters_physical_memory_write( tc_addr
, &s
->tally_counters
);
2390 /* mark dump completed */
2391 s
->TxStatus
[0] &= ~0x8;
2397 DEBUG_PRINT(("RTL8139: TxStatus write offset=0x%x val=0x%08x descriptor=%d\n", txRegOffset
, val
, descriptor
));
2399 /* mask only reserved bits */
2400 val
&= ~0xff00c000; /* these bits are reset on write */
2401 val
= SET_MASKED(val
, 0x00c00000, s
->TxStatus
[descriptor
]);
2403 s
->TxStatus
[descriptor
] = val
;
2405 /* attempt to start transmission */
2406 rtl8139_transmit(s
);
2409 static uint32_t rtl8139_TxStatus_read(RTL8139State
*s
, uint32_t txRegOffset
)
2411 uint32_t ret
= s
->TxStatus
[txRegOffset
/4];
2413 DEBUG_PRINT(("RTL8139: TxStatus read offset=0x%x val=0x%08x\n", txRegOffset
, ret
));
2418 static uint16_t rtl8139_TSAD_read(RTL8139State
*s
)
2422 /* Simulate TSAD, it is read only anyway */
2424 ret
= ((s
->TxStatus
[3] & TxStatOK
)?TSAD_TOK3
:0)
2425 |((s
->TxStatus
[2] & TxStatOK
)?TSAD_TOK2
:0)
2426 |((s
->TxStatus
[1] & TxStatOK
)?TSAD_TOK1
:0)
2427 |((s
->TxStatus
[0] & TxStatOK
)?TSAD_TOK0
:0)
2429 |((s
->TxStatus
[3] & TxUnderrun
)?TSAD_TUN3
:0)
2430 |((s
->TxStatus
[2] & TxUnderrun
)?TSAD_TUN2
:0)
2431 |((s
->TxStatus
[1] & TxUnderrun
)?TSAD_TUN1
:0)
2432 |((s
->TxStatus
[0] & TxUnderrun
)?TSAD_TUN0
:0)
2434 |((s
->TxStatus
[3] & TxAborted
)?TSAD_TABT3
:0)
2435 |((s
->TxStatus
[2] & TxAborted
)?TSAD_TABT2
:0)
2436 |((s
->TxStatus
[1] & TxAborted
)?TSAD_TABT1
:0)
2437 |((s
->TxStatus
[0] & TxAborted
)?TSAD_TABT0
:0)
2439 |((s
->TxStatus
[3] & TxHostOwns
)?TSAD_OWN3
:0)
2440 |((s
->TxStatus
[2] & TxHostOwns
)?TSAD_OWN2
:0)
2441 |((s
->TxStatus
[1] & TxHostOwns
)?TSAD_OWN1
:0)
2442 |((s
->TxStatus
[0] & TxHostOwns
)?TSAD_OWN0
:0) ;
2445 DEBUG_PRINT(("RTL8139: TSAD read val=0x%04x\n", ret
));
2450 static uint16_t rtl8139_CSCR_read(RTL8139State
*s
)
2452 uint16_t ret
= s
->CSCR
;
2454 DEBUG_PRINT(("RTL8139: CSCR read val=0x%04x\n", ret
));
2459 static void rtl8139_TxAddr_write(RTL8139State
*s
, uint32_t txAddrOffset
, uint32_t val
)
2461 DEBUG_PRINT(("RTL8139: TxAddr write offset=0x%x val=0x%08x\n", txAddrOffset
, val
));
2463 s
->TxAddr
[txAddrOffset
/4] = val
;
2466 static uint32_t rtl8139_TxAddr_read(RTL8139State
*s
, uint32_t txAddrOffset
)
2468 uint32_t ret
= s
->TxAddr
[txAddrOffset
/4];
2470 DEBUG_PRINT(("RTL8139: TxAddr read offset=0x%x val=0x%08x\n", txAddrOffset
, ret
));
2475 static void rtl8139_RxBufPtr_write(RTL8139State
*s
, uint32_t val
)
2477 DEBUG_PRINT(("RTL8139: RxBufPtr write val=0x%04x\n", val
));
2479 /* this value is off by 16 */
2480 s
->RxBufPtr
= MOD2(val
+ 0x10, s
->RxBufferSize
);
2482 DEBUG_PRINT((" CAPR write: rx buffer length %d head 0x%04x read 0x%04x\n",
2483 s
->RxBufferSize
, s
->RxBufAddr
, s
->RxBufPtr
));
2486 static uint32_t rtl8139_RxBufPtr_read(RTL8139State
*s
)
2488 /* this value is off by 16 */
2489 uint32_t ret
= s
->RxBufPtr
- 0x10;
2491 DEBUG_PRINT(("RTL8139: RxBufPtr read val=0x%04x\n", ret
));
2496 static uint32_t rtl8139_RxBufAddr_read(RTL8139State
*s
)
2498 /* this value is NOT off by 16 */
2499 uint32_t ret
= s
->RxBufAddr
;
2501 DEBUG_PRINT(("RTL8139: RxBufAddr read val=0x%04x\n", ret
));
2506 static void rtl8139_RxBuf_write(RTL8139State
*s
, uint32_t val
)
2508 DEBUG_PRINT(("RTL8139: RxBuf write val=0x%08x\n", val
));
2512 /* may need to reset rxring here */
2515 static uint32_t rtl8139_RxBuf_read(RTL8139State
*s
)
2517 uint32_t ret
= s
->RxBuf
;
2519 DEBUG_PRINT(("RTL8139: RxBuf read val=0x%08x\n", ret
));
2524 static void rtl8139_IntrMask_write(RTL8139State
*s
, uint32_t val
)
2526 DEBUG_PRINT(("RTL8139: IntrMask write(w) val=0x%04x\n", val
));
2528 /* mask unwriteable bits */
2529 val
= SET_MASKED(val
, 0x1e00, s
->IntrMask
);
2533 rtl8139_update_irq(s
);
2536 static uint32_t rtl8139_IntrMask_read(RTL8139State
*s
)
2538 uint32_t ret
= s
->IntrMask
;
2540 DEBUG_PRINT(("RTL8139: IntrMask read(w) val=0x%04x\n", ret
));
2545 static void rtl8139_IntrStatus_write(RTL8139State
*s
, uint32_t val
)
2547 DEBUG_PRINT(("RTL8139: IntrStatus write(w) val=0x%04x\n", val
));
2551 /* writing to ISR has no effect */
2556 uint16_t newStatus
= s
->IntrStatus
& ~val
;
2558 /* mask unwriteable bits */
2559 newStatus
= SET_MASKED(newStatus
, 0x1e00, s
->IntrStatus
);
2561 /* writing 1 to interrupt status register bit clears it */
2563 rtl8139_update_irq(s
);
2565 s
->IntrStatus
= newStatus
;
2566 rtl8139_update_irq(s
);
2570 static uint32_t rtl8139_IntrStatus_read(RTL8139State
*s
)
2572 uint32_t ret
= s
->IntrStatus
;
2574 DEBUG_PRINT(("RTL8139: IntrStatus read(w) val=0x%04x\n", ret
));
2578 /* reading ISR clears all interrupts */
2581 rtl8139_update_irq(s
);
2588 static void rtl8139_MultiIntr_write(RTL8139State
*s
, uint32_t val
)
2590 DEBUG_PRINT(("RTL8139: MultiIntr write(w) val=0x%04x\n", val
));
2592 /* mask unwriteable bits */
2593 val
= SET_MASKED(val
, 0xf000, s
->MultiIntr
);
2598 static uint32_t rtl8139_MultiIntr_read(RTL8139State
*s
)
2600 uint32_t ret
= s
->MultiIntr
;
2602 DEBUG_PRINT(("RTL8139: MultiIntr read(w) val=0x%04x\n", ret
));
2607 static void rtl8139_io_writeb(void *opaque
, uint8_t addr
, uint32_t val
)
2609 RTL8139State
*s
= opaque
;
2615 case MAC0
... MAC0
+5:
2616 s
->phys
[addr
- MAC0
] = val
;
2618 case MAC0
+6 ... MAC0
+7:
2621 case MAR0
... MAR0
+7:
2622 s
->mult
[addr
- MAR0
] = val
;
2625 rtl8139_ChipCmd_write(s
, val
);
2628 rtl8139_Cfg9346_write(s
, val
);
2630 case TxConfig
: /* windows driver sometimes writes using byte-lenth call */
2631 rtl8139_TxConfig_writeb(s
, val
);
2634 rtl8139_Config0_write(s
, val
);
2637 rtl8139_Config1_write(s
, val
);
2640 rtl8139_Config3_write(s
, val
);
2643 rtl8139_Config4_write(s
, val
);
2646 rtl8139_Config5_write(s
, val
);
2650 DEBUG_PRINT(("RTL8139: not implemented write(b) to MediaStatus val=0x%02x\n", val
));
2654 DEBUG_PRINT(("RTL8139: HltClk write val=0x%08x\n", val
));
2657 s
->clock_enabled
= 1;
2659 else if (val
== 'H')
2661 s
->clock_enabled
= 0;
2666 DEBUG_PRINT(("RTL8139C+ TxThresh write(b) val=0x%02x\n", val
));
2671 DEBUG_PRINT(("RTL8139C+ TxPoll write(b) val=0x%02x\n", val
));
2674 DEBUG_PRINT(("RTL8139C+ TxPoll high priority transmission (not implemented)\n"));
2675 //rtl8139_cplus_transmit(s);
2679 DEBUG_PRINT(("RTL8139C+ TxPoll normal priority transmission\n"));
2680 rtl8139_cplus_transmit(s
);
2686 DEBUG_PRINT(("RTL8139: not implemented write(b) addr=0x%x val=0x%02x\n", addr
, val
));
2691 static void rtl8139_io_writew(void *opaque
, uint8_t addr
, uint32_t val
)
2693 RTL8139State
*s
= opaque
;
2700 rtl8139_IntrMask_write(s
, val
);
2704 rtl8139_IntrStatus_write(s
, val
);
2708 rtl8139_MultiIntr_write(s
, val
);
2712 rtl8139_RxBufPtr_write(s
, val
);
2716 rtl8139_BasicModeCtrl_write(s
, val
);
2718 case BasicModeStatus
:
2719 rtl8139_BasicModeStatus_write(s
, val
);
2722 DEBUG_PRINT(("RTL8139: NWayAdvert write(w) val=0x%04x\n", val
));
2723 s
->NWayAdvert
= val
;
2726 DEBUG_PRINT(("RTL8139: forbidden NWayLPAR write(w) val=0x%04x\n", val
));
2729 DEBUG_PRINT(("RTL8139: NWayExpansion write(w) val=0x%04x\n", val
));
2730 s
->NWayExpansion
= val
;
2734 rtl8139_CpCmd_write(s
, val
);
2738 rtl8139_IntrMitigate_write(s
, val
);
2742 DEBUG_PRINT(("RTL8139: ioport write(w) addr=0x%x val=0x%04x via write(b)\n", addr
, val
));
2744 rtl8139_io_writeb(opaque
, addr
, val
& 0xff);
2745 rtl8139_io_writeb(opaque
, addr
+ 1, (val
>> 8) & 0xff);
2750 static void rtl8139_io_writel(void *opaque
, uint8_t addr
, uint32_t val
)
2752 RTL8139State
*s
= opaque
;
2759 DEBUG_PRINT(("RTL8139: RxMissed clearing on write\n"));
2764 rtl8139_TxConfig_write(s
, val
);
2768 rtl8139_RxConfig_write(s
, val
);
2771 case TxStatus0
... TxStatus0
+4*4-1:
2772 rtl8139_TxStatus_write(s
, addr
-TxStatus0
, val
);
2775 case TxAddr0
... TxAddr0
+4*4-1:
2776 rtl8139_TxAddr_write(s
, addr
-TxAddr0
, val
);
2780 rtl8139_RxBuf_write(s
, val
);
2784 DEBUG_PRINT(("RTL8139: C+ RxRing low bits write val=0x%08x\n", val
));
2785 s
->RxRingAddrLO
= val
;
2789 DEBUG_PRINT(("RTL8139: C+ RxRing high bits write val=0x%08x\n", val
));
2790 s
->RxRingAddrHI
= val
;
2794 DEBUG_PRINT(("RTL8139: TCTR Timer reset on write\n"));
2796 s
->TCTR_base
= qemu_get_clock(vm_clock
);
2800 DEBUG_PRINT(("RTL8139: FlashReg TimerInt write val=0x%08x\n", val
));
2805 DEBUG_PRINT(("RTL8139: ioport write(l) addr=0x%x val=0x%08x via write(b)\n", addr
, val
));
2806 rtl8139_io_writeb(opaque
, addr
, val
& 0xff);
2807 rtl8139_io_writeb(opaque
, addr
+ 1, (val
>> 8) & 0xff);
2808 rtl8139_io_writeb(opaque
, addr
+ 2, (val
>> 16) & 0xff);
2809 rtl8139_io_writeb(opaque
, addr
+ 3, (val
>> 24) & 0xff);
2814 static uint32_t rtl8139_io_readb(void *opaque
, uint8_t addr
)
2816 RTL8139State
*s
= opaque
;
2823 case MAC0
... MAC0
+5:
2824 ret
= s
->phys
[addr
- MAC0
];
2826 case MAC0
+6 ... MAC0
+7:
2829 case MAR0
... MAR0
+7:
2830 ret
= s
->mult
[addr
- MAR0
];
2833 ret
= rtl8139_ChipCmd_read(s
);
2836 ret
= rtl8139_Cfg9346_read(s
);
2839 ret
= rtl8139_Config0_read(s
);
2842 ret
= rtl8139_Config1_read(s
);
2845 ret
= rtl8139_Config3_read(s
);
2848 ret
= rtl8139_Config4_read(s
);
2851 ret
= rtl8139_Config5_read(s
);
2856 DEBUG_PRINT(("RTL8139: MediaStatus read 0x%x\n", ret
));
2860 ret
= s
->clock_enabled
;
2861 DEBUG_PRINT(("RTL8139: HltClk read 0x%x\n", ret
));
2865 ret
= RTL8139_PCI_REVID
;
2866 DEBUG_PRINT(("RTL8139: PCI Revision ID read 0x%x\n", ret
));
2871 DEBUG_PRINT(("RTL8139C+ TxThresh read(b) val=0x%02x\n", ret
));
2874 case 0x43: /* Part of TxConfig register. Windows driver tries to read it */
2875 ret
= s
->TxConfig
>> 24;
2876 DEBUG_PRINT(("RTL8139C TxConfig at 0x43 read(b) val=0x%02x\n", ret
));
2880 DEBUG_PRINT(("RTL8139: not implemented read(b) addr=0x%x\n", addr
));
2888 static uint32_t rtl8139_io_readw(void *opaque
, uint8_t addr
)
2890 RTL8139State
*s
= opaque
;
2893 addr
&= 0xfe; /* mask lower bit */
2898 ret
= rtl8139_IntrMask_read(s
);
2902 ret
= rtl8139_IntrStatus_read(s
);
2906 ret
= rtl8139_MultiIntr_read(s
);
2910 ret
= rtl8139_RxBufPtr_read(s
);
2914 ret
= rtl8139_RxBufAddr_read(s
);
2918 ret
= rtl8139_BasicModeCtrl_read(s
);
2920 case BasicModeStatus
:
2921 ret
= rtl8139_BasicModeStatus_read(s
);
2924 ret
= s
->NWayAdvert
;
2925 DEBUG_PRINT(("RTL8139: NWayAdvert read(w) val=0x%04x\n", ret
));
2929 DEBUG_PRINT(("RTL8139: NWayLPAR read(w) val=0x%04x\n", ret
));
2932 ret
= s
->NWayExpansion
;
2933 DEBUG_PRINT(("RTL8139: NWayExpansion read(w) val=0x%04x\n", ret
));
2937 ret
= rtl8139_CpCmd_read(s
);
2941 ret
= rtl8139_IntrMitigate_read(s
);
2945 ret
= rtl8139_TSAD_read(s
);
2949 ret
= rtl8139_CSCR_read(s
);
2953 DEBUG_PRINT(("RTL8139: ioport read(w) addr=0x%x via read(b)\n", addr
));
2955 ret
= rtl8139_io_readb(opaque
, addr
);
2956 ret
|= rtl8139_io_readb(opaque
, addr
+ 1) << 8;
2958 DEBUG_PRINT(("RTL8139: ioport read(w) addr=0x%x val=0x%04x\n", addr
, ret
));
2965 static uint32_t rtl8139_io_readl(void *opaque
, uint8_t addr
)
2967 RTL8139State
*s
= opaque
;
2970 addr
&= 0xfc; /* also mask low 2 bits */
2977 DEBUG_PRINT(("RTL8139: RxMissed read val=0x%08x\n", ret
));
2981 ret
= rtl8139_TxConfig_read(s
);
2985 ret
= rtl8139_RxConfig_read(s
);
2988 case TxStatus0
... TxStatus0
+4*4-1:
2989 ret
= rtl8139_TxStatus_read(s
, addr
-TxStatus0
);
2992 case TxAddr0
... TxAddr0
+4*4-1:
2993 ret
= rtl8139_TxAddr_read(s
, addr
-TxAddr0
);
2997 ret
= rtl8139_RxBuf_read(s
);
3001 ret
= s
->RxRingAddrLO
;
3002 DEBUG_PRINT(("RTL8139: C+ RxRing low bits read val=0x%08x\n", ret
));
3006 ret
= s
->RxRingAddrHI
;
3007 DEBUG_PRINT(("RTL8139: C+ RxRing high bits read val=0x%08x\n", ret
));
3012 DEBUG_PRINT(("RTL8139: TCTR Timer read val=0x%08x\n", ret
));
3017 DEBUG_PRINT(("RTL8139: FlashReg TimerInt read val=0x%08x\n", ret
));
3021 DEBUG_PRINT(("RTL8139: ioport read(l) addr=0x%x via read(b)\n", addr
));
3023 ret
= rtl8139_io_readb(opaque
, addr
);
3024 ret
|= rtl8139_io_readb(opaque
, addr
+ 1) << 8;
3025 ret
|= rtl8139_io_readb(opaque
, addr
+ 2) << 16;
3026 ret
|= rtl8139_io_readb(opaque
, addr
+ 3) << 24;
3028 DEBUG_PRINT(("RTL8139: read(l) addr=0x%x val=%08x\n", addr
, ret
));
3037 static void rtl8139_ioport_writeb(void *opaque
, uint32_t addr
, uint32_t val
)
3039 rtl8139_io_writeb(opaque
, addr
& 0xFF, val
);
3042 static void rtl8139_ioport_writew(void *opaque
, uint32_t addr
, uint32_t val
)
3044 rtl8139_io_writew(opaque
, addr
& 0xFF, val
);
3047 static void rtl8139_ioport_writel(void *opaque
, uint32_t addr
, uint32_t val
)
3049 rtl8139_io_writel(opaque
, addr
& 0xFF, val
);
3052 static uint32_t rtl8139_ioport_readb(void *opaque
, uint32_t addr
)
3054 return rtl8139_io_readb(opaque
, addr
& 0xFF);
3057 static uint32_t rtl8139_ioport_readw(void *opaque
, uint32_t addr
)
3059 return rtl8139_io_readw(opaque
, addr
& 0xFF);
3062 static uint32_t rtl8139_ioport_readl(void *opaque
, uint32_t addr
)
3064 return rtl8139_io_readl(opaque
, addr
& 0xFF);
3069 static void rtl8139_mmio_writeb(void *opaque
, target_phys_addr_t addr
, uint32_t val
)
3071 rtl8139_io_writeb(opaque
, addr
& 0xFF, val
);
3074 static void rtl8139_mmio_writew(void *opaque
, target_phys_addr_t addr
, uint32_t val
)
3076 #ifdef TARGET_WORDS_BIGENDIAN
3079 rtl8139_io_writew(opaque
, addr
& 0xFF, val
);
3082 static void rtl8139_mmio_writel(void *opaque
, target_phys_addr_t addr
, uint32_t val
)
3084 #ifdef TARGET_WORDS_BIGENDIAN
3087 rtl8139_io_writel(opaque
, addr
& 0xFF, val
);
3090 static uint32_t rtl8139_mmio_readb(void *opaque
, target_phys_addr_t addr
)
3092 return rtl8139_io_readb(opaque
, addr
& 0xFF);
3095 static uint32_t rtl8139_mmio_readw(void *opaque
, target_phys_addr_t addr
)
3097 uint32_t val
= rtl8139_io_readw(opaque
, addr
& 0xFF);
3098 #ifdef TARGET_WORDS_BIGENDIAN
3104 static uint32_t rtl8139_mmio_readl(void *opaque
, target_phys_addr_t addr
)
3106 uint32_t val
= rtl8139_io_readl(opaque
, addr
& 0xFF);
3107 #ifdef TARGET_WORDS_BIGENDIAN
3115 static void rtl8139_save(QEMUFile
* f
,void* opaque
)
3117 RTL8139State
* s
=(RTL8139State
*)opaque
;
3120 pci_device_save(s
->pci_dev
, f
);
3122 qemu_put_buffer(f
, s
->phys
, 6);
3123 qemu_put_buffer(f
, s
->mult
, 8);
3127 qemu_put_be32s(f
, &s
->TxStatus
[i
]); /* TxStatus0 */
3131 qemu_put_be32s(f
, &s
->TxAddr
[i
]); /* TxAddr0 */
3134 qemu_put_be32s(f
, &s
->RxBuf
); /* Receive buffer */
3135 qemu_put_be32s(f
, &s
->RxBufferSize
);/* internal variable, receive ring buffer size in C mode */
3136 qemu_put_be32s(f
, &s
->RxBufPtr
);
3137 qemu_put_be32s(f
, &s
->RxBufAddr
);
3139 qemu_put_be16s(f
, &s
->IntrStatus
);
3140 qemu_put_be16s(f
, &s
->IntrMask
);
3142 qemu_put_be32s(f
, &s
->TxConfig
);
3143 qemu_put_be32s(f
, &s
->RxConfig
);
3144 qemu_put_be32s(f
, &s
->RxMissed
);
3145 qemu_put_be16s(f
, &s
->CSCR
);
3147 qemu_put_8s(f
, &s
->Cfg9346
);
3148 qemu_put_8s(f
, &s
->Config0
);
3149 qemu_put_8s(f
, &s
->Config1
);
3150 qemu_put_8s(f
, &s
->Config3
);
3151 qemu_put_8s(f
, &s
->Config4
);
3152 qemu_put_8s(f
, &s
->Config5
);
3154 qemu_put_8s(f
, &s
->clock_enabled
);
3155 qemu_put_8s(f
, &s
->bChipCmdState
);
3157 qemu_put_be16s(f
, &s
->MultiIntr
);
3159 qemu_put_be16s(f
, &s
->BasicModeCtrl
);
3160 qemu_put_be16s(f
, &s
->BasicModeStatus
);
3161 qemu_put_be16s(f
, &s
->NWayAdvert
);
3162 qemu_put_be16s(f
, &s
->NWayLPAR
);
3163 qemu_put_be16s(f
, &s
->NWayExpansion
);
3165 qemu_put_be16s(f
, &s
->CpCmd
);
3166 qemu_put_8s(f
, &s
->TxThresh
);
3169 qemu_put_be32s(f
, &i
); /* unused. */
3170 qemu_put_buffer(f
, s
->macaddr
, 6);
3171 qemu_put_be32(f
, s
->rtl8139_mmio_io_addr
);
3173 qemu_put_be32s(f
, &s
->currTxDesc
);
3174 qemu_put_be32s(f
, &s
->currCPlusRxDesc
);
3175 qemu_put_be32s(f
, &s
->currCPlusTxDesc
);
3176 qemu_put_be32s(f
, &s
->RxRingAddrLO
);
3177 qemu_put_be32s(f
, &s
->RxRingAddrHI
);
3179 for (i
=0; i
<EEPROM_9346_SIZE
; ++i
)
3181 qemu_put_be16s(f
, &s
->eeprom
.contents
[i
]);
3183 qemu_put_be32(f
, s
->eeprom
.mode
);
3184 qemu_put_be32s(f
, &s
->eeprom
.tick
);
3185 qemu_put_8s(f
, &s
->eeprom
.address
);
3186 qemu_put_be16s(f
, &s
->eeprom
.input
);
3187 qemu_put_be16s(f
, &s
->eeprom
.output
);
3189 qemu_put_8s(f
, &s
->eeprom
.eecs
);
3190 qemu_put_8s(f
, &s
->eeprom
.eesk
);
3191 qemu_put_8s(f
, &s
->eeprom
.eedi
);
3192 qemu_put_8s(f
, &s
->eeprom
.eedo
);
3194 qemu_put_be32s(f
, &s
->TCTR
);
3195 qemu_put_be32s(f
, &s
->TimerInt
);
3196 qemu_put_be64(f
, s
->TCTR_base
);
3198 RTL8139TallyCounters_save(f
, &s
->tally_counters
);
3200 qemu_put_be32s(f
, &s
->cplus_enabled
);
3203 static int rtl8139_load(QEMUFile
* f
,void* opaque
,int version_id
)
3205 RTL8139State
* s
=(RTL8139State
*)opaque
;
3209 /* just 2 versions for now */
3213 if (version_id
>= 3) {
3214 ret
= pci_device_load(s
->pci_dev
, f
);
3219 /* saved since version 1 */
3220 qemu_get_buffer(f
, s
->phys
, 6);
3221 qemu_get_buffer(f
, s
->mult
, 8);
3225 qemu_get_be32s(f
, &s
->TxStatus
[i
]); /* TxStatus0 */
3229 qemu_get_be32s(f
, &s
->TxAddr
[i
]); /* TxAddr0 */
3232 qemu_get_be32s(f
, &s
->RxBuf
); /* Receive buffer */
3233 qemu_get_be32s(f
, &s
->RxBufferSize
);/* internal variable, receive ring buffer size in C mode */
3234 qemu_get_be32s(f
, &s
->RxBufPtr
);
3235 qemu_get_be32s(f
, &s
->RxBufAddr
);
3237 qemu_get_be16s(f
, &s
->IntrStatus
);
3238 qemu_get_be16s(f
, &s
->IntrMask
);
3240 qemu_get_be32s(f
, &s
->TxConfig
);
3241 qemu_get_be32s(f
, &s
->RxConfig
);
3242 qemu_get_be32s(f
, &s
->RxMissed
);
3243 qemu_get_be16s(f
, &s
->CSCR
);
3245 qemu_get_8s(f
, &s
->Cfg9346
);
3246 qemu_get_8s(f
, &s
->Config0
);
3247 qemu_get_8s(f
, &s
->Config1
);
3248 qemu_get_8s(f
, &s
->Config3
);
3249 qemu_get_8s(f
, &s
->Config4
);
3250 qemu_get_8s(f
, &s
->Config5
);
3252 qemu_get_8s(f
, &s
->clock_enabled
);
3253 qemu_get_8s(f
, &s
->bChipCmdState
);
3255 qemu_get_be16s(f
, &s
->MultiIntr
);
3257 qemu_get_be16s(f
, &s
->BasicModeCtrl
);
3258 qemu_get_be16s(f
, &s
->BasicModeStatus
);
3259 qemu_get_be16s(f
, &s
->NWayAdvert
);
3260 qemu_get_be16s(f
, &s
->NWayLPAR
);
3261 qemu_get_be16s(f
, &s
->NWayExpansion
);
3263 qemu_get_be16s(f
, &s
->CpCmd
);
3264 qemu_get_8s(f
, &s
->TxThresh
);
3266 qemu_get_be32s(f
, &i
); /* unused. */
3267 qemu_get_buffer(f
, s
->macaddr
, 6);
3268 s
->rtl8139_mmio_io_addr
=qemu_get_be32(f
);
3270 qemu_get_be32s(f
, &s
->currTxDesc
);
3271 qemu_get_be32s(f
, &s
->currCPlusRxDesc
);
3272 qemu_get_be32s(f
, &s
->currCPlusTxDesc
);
3273 qemu_get_be32s(f
, &s
->RxRingAddrLO
);
3274 qemu_get_be32s(f
, &s
->RxRingAddrHI
);
3276 for (i
=0; i
<EEPROM_9346_SIZE
; ++i
)
3278 qemu_get_be16s(f
, &s
->eeprom
.contents
[i
]);
3280 s
->eeprom
.mode
=qemu_get_be32(f
);
3281 qemu_get_be32s(f
, &s
->eeprom
.tick
);
3282 qemu_get_8s(f
, &s
->eeprom
.address
);
3283 qemu_get_be16s(f
, &s
->eeprom
.input
);
3284 qemu_get_be16s(f
, &s
->eeprom
.output
);
3286 qemu_get_8s(f
, &s
->eeprom
.eecs
);
3287 qemu_get_8s(f
, &s
->eeprom
.eesk
);
3288 qemu_get_8s(f
, &s
->eeprom
.eedi
);
3289 qemu_get_8s(f
, &s
->eeprom
.eedo
);
3291 /* saved since version 2 */
3292 if (version_id
>= 2)
3294 qemu_get_be32s(f
, &s
->TCTR
);
3295 qemu_get_be32s(f
, &s
->TimerInt
);
3296 s
->TCTR_base
=qemu_get_be64(f
);
3298 RTL8139TallyCounters_load(f
, &s
->tally_counters
);
3302 /* not saved, use default */
3307 RTL8139TallyCounters_clear(&s
->tally_counters
);
3310 if (version_id
>= 4) {
3311 qemu_get_be32s(f
, &s
->cplus_enabled
);
3313 s
->cplus_enabled
= s
->CpCmd
!= 0;
3319 /***********************************************************/
3320 /* PCI RTL8139 definitions */
3322 typedef struct PCIRTL8139State
{
3324 RTL8139State rtl8139
;
3327 static void rtl8139_mmio_map(PCIDevice
*pci_dev
, int region_num
,
3328 uint32_t addr
, uint32_t size
, int type
)
3330 PCIRTL8139State
*d
= (PCIRTL8139State
*)pci_dev
;
3331 RTL8139State
*s
= &d
->rtl8139
;
3333 cpu_register_physical_memory(addr
+ 0, 0x100, s
->rtl8139_mmio_io_addr
);
3336 static void rtl8139_ioport_map(PCIDevice
*pci_dev
, int region_num
,
3337 uint32_t addr
, uint32_t size
, int type
)
3339 PCIRTL8139State
*d
= (PCIRTL8139State
*)pci_dev
;
3340 RTL8139State
*s
= &d
->rtl8139
;
3342 register_ioport_write(addr
, 0x100, 1, rtl8139_ioport_writeb
, s
);
3343 register_ioport_read( addr
, 0x100, 1, rtl8139_ioport_readb
, s
);
3345 register_ioport_write(addr
, 0x100, 2, rtl8139_ioport_writew
, s
);
3346 register_ioport_read( addr
, 0x100, 2, rtl8139_ioport_readw
, s
);
3348 register_ioport_write(addr
, 0x100, 4, rtl8139_ioport_writel
, s
);
3349 register_ioport_read( addr
, 0x100, 4, rtl8139_ioport_readl
, s
);
3352 static CPUReadMemoryFunc
*rtl8139_mmio_read
[3] = {
3358 static CPUWriteMemoryFunc
*rtl8139_mmio_write
[3] = {
3359 rtl8139_mmio_writeb
,
3360 rtl8139_mmio_writew
,
3361 rtl8139_mmio_writel
,
3364 static inline int64_t rtl8139_get_next_tctr_time(RTL8139State
*s
, int64_t current_time
)
3366 int64_t next_time
= current_time
+
3367 muldiv64(1, ticks_per_sec
, PCI_FREQUENCY
);
3368 if (next_time
<= current_time
)
3369 next_time
= current_time
+ 1;
3373 #ifdef RTL8139_ONBOARD_TIMER
3374 static void rtl8139_timer(void *opaque
)
3376 RTL8139State
*s
= opaque
;
3383 if (!s
->clock_enabled
)
3385 DEBUG_PRINT(("RTL8139: >>> timer: clock is not running\n"));
3389 curr_time
= qemu_get_clock(vm_clock
);
3391 curr_tick
= muldiv64(curr_time
- s
->TCTR_base
, PCI_FREQUENCY
, ticks_per_sec
);
3393 if (s
->TimerInt
&& curr_tick
>= s
->TimerInt
)
3395 if (s
->TCTR
< s
->TimerInt
|| curr_tick
< s
->TCTR
)
3401 s
->TCTR
= curr_tick
;
3403 // DEBUG_PRINT(("RTL8139: >>> timer: tick=%08u\n", s->TCTR));
3407 DEBUG_PRINT(("RTL8139: >>> timer: timeout tick=%08u\n", s
->TCTR
));
3408 s
->IntrStatus
|= PCSTimeout
;
3409 rtl8139_update_irq(s
);
3412 qemu_mod_timer(s
->timer
,
3413 rtl8139_get_next_tctr_time(s
,curr_time
));
3415 #endif /* RTL8139_ONBOARD_TIMER */
3417 void pci_rtl8139_init(PCIBus
*bus
, NICInfo
*nd
, int devfn
)
3423 d
= (PCIRTL8139State
*)pci_register_device(bus
,
3424 "RTL8139", sizeof(PCIRTL8139State
),
3427 pci_conf
= d
->dev
.config
;
3428 pci_conf
[0x00] = 0xec; /* Realtek 8139 */
3429 pci_conf
[0x01] = 0x10;
3430 pci_conf
[0x02] = 0x39;
3431 pci_conf
[0x03] = 0x81;
3432 pci_conf
[0x04] = 0x05; /* command = I/O space, Bus Master */
3433 pci_conf
[0x08] = RTL8139_PCI_REVID
; /* PCI revision ID; >=0x20 is for 8139C+ */
3434 pci_conf
[0x0a] = 0x00; /* ethernet network controller */
3435 pci_conf
[0x0b] = 0x02;
3436 pci_conf
[0x0e] = 0x00; /* header_type */
3437 pci_conf
[0x3d] = 1; /* interrupt pin 0 */
3438 pci_conf
[0x34] = 0xdc;
3442 /* I/O handler for memory-mapped I/O */
3443 s
->rtl8139_mmio_io_addr
=
3444 cpu_register_io_memory(0, rtl8139_mmio_read
, rtl8139_mmio_write
, s
);
3446 pci_register_io_region(&d
->dev
, 0, 0x100,
3447 PCI_ADDRESS_SPACE_IO
, rtl8139_ioport_map
);
3449 pci_register_io_region(&d
->dev
, 1, 0x100,
3450 PCI_ADDRESS_SPACE_MEM
, rtl8139_mmio_map
);
3452 s
->pci_dev
= (PCIDevice
*)d
;
3453 memcpy(s
->macaddr
, nd
->macaddr
, 6);
3455 s
->vc
= qemu_new_vlan_client(nd
->vlan
, nd
->model
, nd
->name
,
3456 rtl8139_receive
, rtl8139_can_receive
, s
);
3458 qemu_format_nic_info_str(s
->vc
, s
->macaddr
);
3460 s
->cplus_txbuffer
= NULL
;
3461 s
->cplus_txbuffer_len
= 0;
3462 s
->cplus_txbuffer_offset
= 0;
3464 register_savevm("rtl8139", -1, 4, rtl8139_save
, rtl8139_load
, s
);
3466 #ifdef RTL8139_ONBOARD_TIMER
3467 s
->timer
= qemu_new_timer(vm_clock
, rtl8139_timer
, s
);
3469 qemu_mod_timer(s
->timer
,
3470 rtl8139_get_next_tctr_time(s
,qemu_get_clock(vm_clock
)));
3471 #endif /* RTL8139_ONBOARD_TIMER */