2 * QEMU PowerMac emulation shared definitions and prototypes
4 * Copyright (c) 2004-2007 Fabrice Bellard
5 * Copyright (c) 2007 Jocelyn Mayer
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25 #if !defined(__PPC_MAC_H__)
28 /* SMP is not enabled, for now */
31 #define BIOS_FILENAME "ppc_rom.bin"
32 #define VGABIOS_FILENAME "video.x"
33 #define NVRAM_SIZE 0x2000
34 #define PROM_FILENAME "openbios-ppc"
35 #define PROM_ADDR 0xfff00000
37 #define KERNEL_LOAD_ADDR 0x01000000
38 #define INITRD_LOAD_ADDR 0x01800000
40 #define ESCC_CLOCK 3686400
43 void cuda_init (int *cuda_mem_index
, qemu_irq irq
);
46 void macio_init (PCIBus
*bus
, int device_id
, int is_oldworld
, int pic_mem_index
,
47 int dbdma_mem_index
, int cuda_mem_index
, void *nvram
,
48 int nb_ide
, int *ide_mem_index
, int escc_mem_index
);
50 /* NewWorld PowerMac IDE */
51 int pmac_ide_init (BlockDriverState
**hd_table
, qemu_irq irq
,
52 void *dbdma
, int channel
, qemu_irq dma_irq
);
55 qemu_irq
*heathrow_pic_init(int *pmem_index
,
56 int nb_cpus
, qemu_irq
**irqs
);
59 PCIBus
*pci_grackle_init(uint32_t base
, qemu_irq
*pic
);
62 PCIBus
*pci_pmac_init(qemu_irq
*pic
);
65 typedef struct MacIONVRAMState MacIONVRAMState
;
67 MacIONVRAMState
*macio_nvram_init (int *mem_index
, target_phys_addr_t size
,
68 unsigned int it_shift
);
69 void macio_nvram_map (void *opaque
, target_phys_addr_t mem_base
);
70 void pmac_format_nvram_partition (MacIONVRAMState
*nvr
, int len
);
71 uint32_t macio_nvram_read (void *opaque
, uint32_t addr
);
72 void macio_nvram_write (void *opaque
, uint32_t addr
, uint32_t val
);
76 #define MAX_ADB_DEVICES 16
78 #define ADB_MAX_OUT_LEN 16
80 typedef struct ADBDevice ADBDevice
;
82 /* buf = NULL means polling */
83 typedef int ADBDeviceRequest(ADBDevice
*d
, uint8_t *buf_out
,
84 const uint8_t *buf
, int len
);
85 typedef int ADBDeviceReset(ADBDevice
*d
);
88 struct ADBBusState
*bus
;
91 ADBDeviceRequest
*devreq
;
92 ADBDeviceReset
*devreset
;
96 typedef struct ADBBusState
{
97 ADBDevice devices
[MAX_ADB_DEVICES
];
102 int adb_request(ADBBusState
*s
, uint8_t *buf_out
,
103 const uint8_t *buf
, int len
);
104 int adb_poll(ADBBusState
*s
, uint8_t *buf_out
);
106 ADBDevice
*adb_register_device(ADBBusState
*s
, int devaddr
,
107 ADBDeviceRequest
*devreq
,
108 ADBDeviceReset
*devreset
,
110 void adb_kbd_init(ADBBusState
*bus
);
111 void adb_mouse_init(ADBBusState
*bus
);
113 extern ADBBusState adb_bus
;
116 /* OpenPIC have 5 outputs per CPU connected and one IRQ out single output */
118 OPENPIC_OUTPUT_INT
= 0, /* IRQ */
119 OPENPIC_OUTPUT_CINT
, /* critical IRQ */
120 OPENPIC_OUTPUT_MCK
, /* Machine check event */
121 OPENPIC_OUTPUT_DEBUG
, /* Inconditional debug event */
122 OPENPIC_OUTPUT_RESET
, /* Core reset event */
125 qemu_irq
*openpic_init (PCIBus
*bus
, int *pmem_index
, int nb_cpus
,
126 qemu_irq
**irqs
, qemu_irq irq_out
);
128 #endif /* !defined(__PPC_MAC_H__) */