2 * Tiny Code Generator for QEMU
4 * Copyright (c) 2008 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25 #define DEF2(name, oargs, iargs, cargs, flags) DEF(name, oargs + iargs + cargs, 0)
29 DEF2(end
, 0, 0, 0, 0) /* must be kept first */
31 DEF2(nop1
, 0, 0, 1, 0)
32 DEF2(nop2
, 0, 0, 2, 0)
33 DEF2(nop3
, 0, 0, 3, 0)
34 DEF2(nopn
, 0, 0, 1, 0) /* variable number of parameters */
36 DEF2(discard
, 1, 0, 0, 0)
38 DEF2(set_label
, 0, 0, 1, 0)
39 DEF2(call
, 0, 1, 2, TCG_OPF_SIDE_EFFECTS
) /* variable number of parameters */
40 DEF2(jmp
, 0, 1, 0, TCG_OPF_BB_END
| TCG_OPF_SIDE_EFFECTS
)
41 DEF2(br
, 0, 0, 1, TCG_OPF_BB_END
| TCG_OPF_SIDE_EFFECTS
)
43 DEF2(mov_i32
, 1, 1, 0, 0)
44 DEF2(movi_i32
, 1, 0, 1, 0)
46 DEF2(ld8u_i32
, 1, 1, 1, 0)
47 DEF2(ld8s_i32
, 1, 1, 1, 0)
48 DEF2(ld16u_i32
, 1, 1, 1, 0)
49 DEF2(ld16s_i32
, 1, 1, 1, 0)
50 DEF2(ld_i32
, 1, 1, 1, 0)
51 DEF2(st8_i32
, 0, 2, 1, TCG_OPF_SIDE_EFFECTS
)
52 DEF2(st16_i32
, 0, 2, 1, TCG_OPF_SIDE_EFFECTS
)
53 DEF2(st_i32
, 0, 2, 1, TCG_OPF_SIDE_EFFECTS
)
55 DEF2(add_i32
, 1, 2, 0, 0)
56 DEF2(sub_i32
, 1, 2, 0, 0)
57 DEF2(mul_i32
, 1, 2, 0, 0)
58 #ifdef TCG_TARGET_HAS_div_i32
59 DEF2(div_i32
, 1, 2, 0, 0)
60 DEF2(divu_i32
, 1, 2, 0, 0)
61 DEF2(rem_i32
, 1, 2, 0, 0)
62 DEF2(remu_i32
, 1, 2, 0, 0)
64 DEF2(div2_i32
, 2, 3, 0, 0)
65 DEF2(divu2_i32
, 2, 3, 0, 0)
67 DEF2(and_i32
, 1, 2, 0, 0)
68 DEF2(or_i32
, 1, 2, 0, 0)
69 DEF2(xor_i32
, 1, 2, 0, 0)
71 DEF2(shl_i32
, 1, 2, 0, 0)
72 DEF2(shr_i32
, 1, 2, 0, 0)
73 DEF2(sar_i32
, 1, 2, 0, 0)
74 #ifdef TCG_TARGET_HAS_rot_i32
75 DEF2(rotl_i32
, 1, 2, 0, 0)
76 DEF2(rotr_i32
, 1, 2, 0, 0)
79 DEF2(brcond_i32
, 0, 2, 2, TCG_OPF_BB_END
| TCG_OPF_SIDE_EFFECTS
)
80 #if TCG_TARGET_REG_BITS == 32
81 DEF2(add2_i32
, 2, 4, 0, 0)
82 DEF2(sub2_i32
, 2, 4, 0, 0)
83 DEF2(brcond2_i32
, 0, 4, 2, TCG_OPF_BB_END
| TCG_OPF_SIDE_EFFECTS
)
84 DEF2(mulu2_i32
, 2, 2, 0, 0)
86 #ifdef TCG_TARGET_HAS_ext8s_i32
87 DEF2(ext8s_i32
, 1, 1, 0, 0)
89 #ifdef TCG_TARGET_HAS_ext16s_i32
90 DEF2(ext16s_i32
, 1, 1, 0, 0)
92 #ifdef TCG_TARGET_HAS_bswap_i32
93 DEF2(bswap_i32
, 1, 1, 0, 0)
96 #if TCG_TARGET_REG_BITS == 64
97 DEF2(mov_i64
, 1, 1, 0, 0)
98 DEF2(movi_i64
, 1, 0, 1, 0)
100 DEF2(ld8u_i64
, 1, 1, 1, 0)
101 DEF2(ld8s_i64
, 1, 1, 1, 0)
102 DEF2(ld16u_i64
, 1, 1, 1, 0)
103 DEF2(ld16s_i64
, 1, 1, 1, 0)
104 DEF2(ld32u_i64
, 1, 1, 1, 0)
105 DEF2(ld32s_i64
, 1, 1, 1, 0)
106 DEF2(ld_i64
, 1, 1, 1, 0)
107 DEF2(st8_i64
, 0, 2, 1, TCG_OPF_SIDE_EFFECTS
)
108 DEF2(st16_i64
, 0, 2, 1, TCG_OPF_SIDE_EFFECTS
)
109 DEF2(st32_i64
, 0, 2, 1, TCG_OPF_SIDE_EFFECTS
)
110 DEF2(st_i64
, 0, 2, 1, TCG_OPF_SIDE_EFFECTS
)
112 DEF2(add_i64
, 1, 2, 0, 0)
113 DEF2(sub_i64
, 1, 2, 0, 0)
114 DEF2(mul_i64
, 1, 2, 0, 0)
115 #ifdef TCG_TARGET_HAS_div_i64
116 DEF2(div_i64
, 1, 2, 0, 0)
117 DEF2(divu_i64
, 1, 2, 0, 0)
118 DEF2(rem_i64
, 1, 2, 0, 0)
119 DEF2(remu_i64
, 1, 2, 0, 0)
121 DEF2(div2_i64
, 2, 3, 0, 0)
122 DEF2(divu2_i64
, 2, 3, 0, 0)
124 DEF2(and_i64
, 1, 2, 0, 0)
125 DEF2(or_i64
, 1, 2, 0, 0)
126 DEF2(xor_i64
, 1, 2, 0, 0)
128 DEF2(shl_i64
, 1, 2, 0, 0)
129 DEF2(shr_i64
, 1, 2, 0, 0)
130 DEF2(sar_i64
, 1, 2, 0, 0)
131 #ifdef TCG_TARGET_HAS_rot_i64
132 DEF2(rotl_i64
, 1, 2, 0, 0)
133 DEF2(rotr_i64
, 1, 2, 0, 0)
136 DEF2(brcond_i64
, 0, 2, 2, TCG_OPF_BB_END
| TCG_OPF_SIDE_EFFECTS
)
137 #ifdef TCG_TARGET_HAS_ext8s_i64
138 DEF2(ext8s_i64
, 1, 1, 0, 0)
140 #ifdef TCG_TARGET_HAS_ext16s_i64
141 DEF2(ext16s_i64
, 1, 1, 0, 0)
143 #ifdef TCG_TARGET_HAS_ext32s_i64
144 DEF2(ext32s_i64
, 1, 1, 0, 0)
146 #ifdef TCG_TARGET_HAS_bswap_i64
147 DEF2(bswap_i64
, 1, 1, 0, 0)
150 #ifdef TCG_TARGET_HAS_not_i32
151 DEF2(not_i32
, 1, 1, 0, 0)
153 #ifdef TCG_TARGET_HAS_not_i64
154 DEF2(not_i64
, 1, 1, 0, 0)
156 #ifdef TCG_TARGET_HAS_neg_i32
157 DEF2(neg_i32
, 1, 1, 0, 0)
159 #ifdef TCG_TARGET_HAS_neg_i64
160 DEF2(neg_i64
, 1, 1, 0, 0)
164 #if TARGET_LONG_BITS > TCG_TARGET_REG_BITS
165 DEF2(debug_insn_start
, 0, 0, 2, 0)
167 DEF2(debug_insn_start
, 0, 0, 1, 0)
169 DEF2(exit_tb
, 0, 0, 1, TCG_OPF_BB_END
| TCG_OPF_SIDE_EFFECTS
)
170 DEF2(goto_tb
, 0, 0, 1, TCG_OPF_BB_END
| TCG_OPF_SIDE_EFFECTS
)
171 /* Note: even if TARGET_LONG_BITS is not defined, the INDEX_op
172 constants must be defined */
173 #if TCG_TARGET_REG_BITS == 32
174 #if TARGET_LONG_BITS == 32
175 DEF2(qemu_ld8u
, 1, 1, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
177 DEF2(qemu_ld8u
, 1, 2, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
179 #if TARGET_LONG_BITS == 32
180 DEF2(qemu_ld8s
, 1, 1, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
182 DEF2(qemu_ld8s
, 1, 2, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
184 #if TARGET_LONG_BITS == 32
185 DEF2(qemu_ld16u
, 1, 1, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
187 DEF2(qemu_ld16u
, 1, 2, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
189 #if TARGET_LONG_BITS == 32
190 DEF2(qemu_ld16s
, 1, 1, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
192 DEF2(qemu_ld16s
, 1, 2, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
194 #if TARGET_LONG_BITS == 32
195 DEF2(qemu_ld32u
, 1, 1, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
197 DEF2(qemu_ld32u
, 1, 2, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
199 #if TARGET_LONG_BITS == 32
200 DEF2(qemu_ld32s
, 1, 1, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
202 DEF2(qemu_ld32s
, 1, 2, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
204 #if TARGET_LONG_BITS == 32
205 DEF2(qemu_ld64
, 2, 1, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
207 DEF2(qemu_ld64
, 2, 2, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
210 #if TARGET_LONG_BITS == 32
211 DEF2(qemu_st8
, 0, 2, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
213 DEF2(qemu_st8
, 0, 3, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
215 #if TARGET_LONG_BITS == 32
216 DEF2(qemu_st16
, 0, 2, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
218 DEF2(qemu_st16
, 0, 3, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
220 #if TARGET_LONG_BITS == 32
221 DEF2(qemu_st32
, 0, 2, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
223 DEF2(qemu_st32
, 0, 3, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
225 #if TARGET_LONG_BITS == 32
226 DEF2(qemu_st64
, 0, 3, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
228 DEF2(qemu_st64
, 0, 4, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
231 #else /* TCG_TARGET_REG_BITS == 32 */
233 DEF2(qemu_ld8u
, 1, 1, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
234 DEF2(qemu_ld8s
, 1, 1, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
235 DEF2(qemu_ld16u
, 1, 1, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
236 DEF2(qemu_ld16s
, 1, 1, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
237 DEF2(qemu_ld32u
, 1, 1, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
238 DEF2(qemu_ld32s
, 1, 1, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
239 DEF2(qemu_ld64
, 1, 1, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
241 DEF2(qemu_st8
, 0, 2, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
242 DEF2(qemu_st16
, 0, 2, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
243 DEF2(qemu_st32
, 0, 2, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
244 DEF2(qemu_st64
, 0, 2, 1, TCG_OPF_CALL_CLOBBER
| TCG_OPF_SIDE_EFFECTS
)
246 #endif /* TCG_TARGET_REG_BITS != 32 */