2 * QEMU ETRAX Interrupt Controller.
4 * Copyright (c) 2008 Edgar E. Iglesias, Axis Communications AB.
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
37 /* Active interrupt lines. */
39 /* Active lines, gated through the mask. */
40 uint32_t r_masked_vect
;
45 static void pic_update(struct fs_pic_state_t
*fs
)
47 CPUState
*env
= fs
->env
;
51 fs
->r_masked_vect
= fs
->r_vect
& fs
->rw_mask
;
53 /* The ETRAX interrupt controller signals interrupts to teh core
54 through an interrupt request wire and an irq vector bus. If
55 multiple interrupts are simultaneously active it chooses vector
56 0x30 and lets the sw choose the priorities. */
57 if (fs
->r_masked_vect
) {
58 uint32_t mv
= fs
->r_masked_vect
;
59 for (i
= 0; i
< 31; i
++) {
62 /* Check for multiple interrupts. */
70 env
->interrupt_vector
= vector
;
71 D(printf("%s vector=%x\n", __func__
, vector
));
72 cpu_interrupt(env
, CPU_INTERRUPT_HARD
);
75 env
->interrupt_vector
= 0;
76 cpu_reset_interrupt(env
, CPU_INTERRUPT_HARD
);
77 D(printf("%s reset irqs\n", __func__
));
81 static uint32_t pic_readl (void *opaque
, target_phys_addr_t addr
)
83 struct fs_pic_state_t
*fs
= opaque
;
95 rval
= fs
->r_masked_vect
;
104 cpu_abort(fs
->env
, "invalid PIC register.\n");
108 D(printf("%s %x=%x\n", __func__
, addr
, rval
));
113 pic_writel (void *opaque
, target_phys_addr_t addr
, uint32_t value
)
115 struct fs_pic_state_t
*fs
= opaque
;
116 D(printf("%s addr=%x val=%x\n", __func__
, addr
, value
));
124 cpu_abort(fs
->env
, "invalid PIC register.\n");
129 static CPUReadMemoryFunc
*pic_read
[] = {
134 static CPUWriteMemoryFunc
*pic_write
[] = {
139 void pic_info(Monitor
*mon
)
143 void irq_info(Monitor
*mon
)
147 static void irq_handler(void *opaque
, int irq
, int level
)
149 struct fs_pic_state_t
*fs
= (void *)opaque
;
151 D(printf("%s irq=%d level=%d mask=%x v=%x mv=%x\n",
152 __func__
, irq
, level
,
153 fs
->rw_mask
, fs
->r_vect
, fs
->r_masked_vect
));
156 fs
->r_vect
&= ~(1 << irq
);
157 fs
->r_vect
|= (!!level
<< irq
);
162 static void nmi_handler(void *opaque
, int irq
, int level
)
164 struct fs_pic_state_t
*fs
= (void *)opaque
;
165 CPUState
*env
= fs
->env
;
175 cpu_interrupt(env
, CPU_INTERRUPT_NMI
);
177 cpu_reset_interrupt(env
, CPU_INTERRUPT_NMI
);
180 static void guru_handler(void *opaque
, int irq
, int level
)
182 struct fs_pic_state_t
*fs
= (void *)opaque
;
183 CPUState
*env
= fs
->env
;
184 cpu_abort(env
, "%s unsupported exception\n", __func__
);
188 struct etraxfs_pic
*etraxfs_pic_init(CPUState
*env
, target_phys_addr_t base
)
190 struct fs_pic_state_t
*fs
= NULL
;
191 struct etraxfs_pic
*pic
= NULL
;
194 pic
= qemu_mallocz(sizeof *pic
);
195 pic
->internal
= fs
= qemu_mallocz(sizeof *fs
);
198 pic
->irq
= qemu_allocate_irqs(irq_handler
, fs
, 30);
199 pic
->nmi
= qemu_allocate_irqs(nmi_handler
, fs
, 2);
200 pic
->guru
= qemu_allocate_irqs(guru_handler
, fs
, 1);
202 intr_vect_regs
= cpu_register_io_memory(0, pic_read
, pic_write
, fs
);
203 cpu_register_physical_memory(base
, 0x14, intr_vect_regs
);