2 * ARMV7M System emulation.
4 * Copyright (c) 2006-2007 CodeSourcery.
5 * Written by Paul Brook
7 * This code is licenced under the GPL.
14 /* Bitbanded IO. Each word corresponds to a single bit. */
16 /* Get the byte address of the real memory for a bitband acess. */
17 static inline uint32_t bitband_addr(uint32_t addr
)
21 res
= addr
& 0xe0000000;
22 res
|= (addr
& 0x1ffffff) >> 5;
27 static uint32_t bitband_readb(void *opaque
, target_phys_addr_t offset
)
30 cpu_physical_memory_read(bitband_addr(offset
), &v
, 1);
31 return (v
& (1 << ((offset
>> 2) & 7))) != 0;
34 static void bitband_writeb(void *opaque
, target_phys_addr_t offset
,
40 addr
= bitband_addr(offset
);
41 mask
= (1 << ((offset
>> 2) & 7));
42 cpu_physical_memory_read(addr
, &v
, 1);
47 cpu_physical_memory_write(addr
, &v
, 1);
50 static uint32_t bitband_readw(void *opaque
, target_phys_addr_t offset
)
55 addr
= bitband_addr(offset
) & ~1;
56 mask
= (1 << ((offset
>> 2) & 15));
58 cpu_physical_memory_read(addr
, (uint8_t *)&v
, 2);
59 return (v
& mask
) != 0;
62 static void bitband_writew(void *opaque
, target_phys_addr_t offset
,
68 addr
= bitband_addr(offset
) & ~1;
69 mask
= (1 << ((offset
>> 2) & 15));
71 cpu_physical_memory_read(addr
, (uint8_t *)&v
, 2);
76 cpu_physical_memory_write(addr
, (uint8_t *)&v
, 2);
79 static uint32_t bitband_readl(void *opaque
, target_phys_addr_t offset
)
84 addr
= bitband_addr(offset
) & ~3;
85 mask
= (1 << ((offset
>> 2) & 31));
87 cpu_physical_memory_read(addr
, (uint8_t *)&v
, 4);
88 return (v
& mask
) != 0;
91 static void bitband_writel(void *opaque
, target_phys_addr_t offset
,
97 addr
= bitband_addr(offset
) & ~3;
98 mask
= (1 << ((offset
>> 2) & 31));
100 cpu_physical_memory_read(addr
, (uint8_t *)&v
, 4);
105 cpu_physical_memory_write(addr
, (uint8_t *)&v
, 4);
108 static CPUReadMemoryFunc
*bitband_readfn
[] = {
114 static CPUWriteMemoryFunc
*bitband_writefn
[] = {
120 static void armv7m_bitband_init(void)
124 iomemtype
= cpu_register_io_memory(0, bitband_readfn
, bitband_writefn
,
126 cpu_register_physical_memory(0x22000000, 0x02000000, iomemtype
);
127 cpu_register_physical_memory(0x42000000, 0x02000000, iomemtype
);
131 /* Init CPU and memory for a v7-M based board.
132 flash_size and sram_size are in kb.
133 Returns the NVIC array. */
135 qemu_irq
*armv7m_init(int flash_size
, int sram_size
,
136 const char *kernel_filename
, const char *cpu_model
)
149 cpu_model
= "cortex-m3";
150 env
= cpu_init(cpu_model
);
152 fprintf(stderr
, "Unable to find CPU definition\n");
157 /* > 32Mb SRAM gets complicated because it overlaps the bitband area.
158 We don't have proper commandline options, so allocate half of memory
159 as SRAM, up to a maximum of 32Mb, and the rest as code. */
160 if (ram_size
> (512 + 32) * 1024 * 1024)
161 ram_size
= (512 + 32) * 1024 * 1024;
162 sram_size
= (ram_size
/ 2) & TARGET_PAGE_MASK
;
163 if (sram_size
> 32 * 1024 * 1024)
164 sram_size
= 32 * 1024 * 1024;
165 code_size
= ram_size
- sram_size
;
168 /* Flash programming is done via the SCU, so pretend it is ROM. */
169 cpu_register_physical_memory(0, flash_size
, IO_MEM_ROM
);
170 cpu_register_physical_memory(0x20000000, sram_size
,
171 flash_size
+ IO_MEM_RAM
);
172 armv7m_bitband_init();
174 pic
= armv7m_nvic_init(env
);
176 image_size
= load_elf(kernel_filename
, 0, &entry
, &lowaddr
, NULL
);
177 if (image_size
< 0) {
178 image_size
= load_image(kernel_filename
, phys_ram_base
);
181 if (image_size
< 0) {
182 fprintf(stderr
, "qemu: could not load kernel '%s'\n",
187 /* If the image was loaded at address zero then assume it is a
188 regular ROM image and perform the normal CPU reset sequence.
189 Otherwise jump directly to the entry point. */
191 env
->regs
[13] = tswap32(*(uint32_t *)phys_ram_base
);
192 pc
= tswap32(*(uint32_t *)(phys_ram_base
+ 4));
197 env
->regs
[15] = pc
& ~1;
199 /* Hack to map an additional page of ram at the top of the address
200 space. This stops qemu complaining about executing code outside RAM
201 when returning from an exception. */
202 cpu_register_physical_memory(0xfffff000, 0x1000, IO_MEM_RAM
+ ram_size
);