Prepare for op.c removal and zero legacy ops
[qemu/mini2440.git] / hw / etraxfs_ser.c
blob778b429c0a8b47d2f41bfd7037f0834df49afe38
1 /*
2 * QEMU ETRAX System Emulator
4 * Copyright (c) 2007 Edgar E. Iglesias, Axis Communications AB.
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
25 #include <stdio.h>
26 #include <ctype.h>
27 #include "hw.h"
29 #define D(x)
31 #define RW_TR_DMA_EN 0x04
32 #define RW_DOUT 0x1c
33 #define RW_STAT_DIN 0x20
34 #define R_STAT_DIN 0x24
36 static uint32_t ser_readb (void *opaque, target_phys_addr_t addr)
38 D(CPUState *env = opaque);
39 D(printf ("%s %x pc=%x\n", __func__, addr, env->pc));
40 return 0;
42 static uint32_t ser_readw (void *opaque, target_phys_addr_t addr)
44 D(CPUState *env = opaque);
45 D(printf ("%s %x pc=%x\n", __func__, addr, env->pc));
46 return 0;
49 static uint32_t ser_readl (void *opaque, target_phys_addr_t addr)
51 D(CPUState *env = opaque);
52 uint32_t r = 0;
54 switch (addr & 0xfff)
56 case RW_TR_DMA_EN:
57 break;
58 case R_STAT_DIN:
59 r |= 1 << 24; /* set tr_rdy. */
60 r |= 1 << 22; /* set tr_idle. */
61 break;
63 default:
64 D(printf ("%s %x p=%x\n", __func__, addr, env->pc));
65 break;
67 return r;
70 static void
71 ser_writeb (void *opaque, target_phys_addr_t addr, uint32_t value)
73 D(CPUState *env = opaque);
74 D(printf ("%s %x %x pc=%x\n", __func__, addr, value, env->pc));
76 static void
77 ser_writew (void *opaque, target_phys_addr_t addr, uint32_t value)
79 D(CPUState *env = opaque);
80 D(printf ("%s %x %x pc=%x\n", __func__, addr, value, env->pc));
82 static void
83 ser_writel (void *opaque, target_phys_addr_t addr, uint32_t value)
85 D(CPUState *env = opaque);
87 switch (addr & 0xfff)
89 case RW_TR_DMA_EN:
90 break;
91 case RW_DOUT:
92 if (isprint(value) || isspace(value))
93 putchar(value);
94 else
95 putchar('.');
96 fflush(stdout);
97 break;
98 default:
99 D(printf ("%s %x %x pc=%x\n",
100 __func__, addr, value, env->pc));
101 break;
105 static CPUReadMemoryFunc *ser_read[] = {
106 &ser_readb,
107 &ser_readw,
108 &ser_readl,
111 static CPUWriteMemoryFunc *ser_write[] = {
112 &ser_writeb,
113 &ser_writew,
114 &ser_writel,
117 void etraxfs_ser_init(CPUState *env, qemu_irq *irqs, target_phys_addr_t base)
119 int ser_regs;
120 ser_regs = cpu_register_io_memory(0, ser_read, ser_write, env);
121 cpu_register_physical_memory (base, 0x3c, ser_regs);