2 * ARM MPCore internal peripheral emulation.
4 * Copyright (c) 2006-2007 CodeSourcery.
5 * Written by Paul Brook
7 * This code is licenced under the GPL.
11 #include "qemu-timer.h"
12 #include "primecell.h"
14 #define MPCORE_PRIV_BASE 0x10100000
16 /* ??? The MPCore TRM says the on-chip controller has 224 external IRQ lines
17 (+ 32 internal). However my test chip only exposes/reports 32.
18 More importantly Linux falls over if more than 32 are present! */
22 gic_get_current_cpu(void)
24 return cpu_single_env
->cpu_index
;
29 /* MPCore private memory region. */
39 struct mpcore_priv_state
*mpcore
;
40 int id
; /* Encodes both timer/watchdog and CPU. */
43 typedef struct mpcore_priv_state
{
46 mpcore_timer_state timer
[8];
51 static inline void mpcore_timer_update_irq(mpcore_timer_state
*s
)
53 if (s
->status
& ~s
->old_status
) {
54 gic_set_pending_private(s
->mpcore
->gic
, s
->id
>> 1, 29 + (s
->id
& 1));
56 s
->old_status
= s
->status
;
59 /* Return conversion factor from mpcore timer ticks to qemu timer ticks. */
60 static inline uint32_t mpcore_timer_scale(mpcore_timer_state
*s
)
62 return (((s
->control
>> 8) & 0xff) + 1) * 10;
65 static void mpcore_timer_reload(mpcore_timer_state
*s
, int restart
)
70 s
->tick
= qemu_get_clock(vm_clock
);
71 s
->tick
+= (int64_t)s
->count
* mpcore_timer_scale(s
);
72 qemu_mod_timer(s
->timer
, s
->tick
);
75 static void mpcore_timer_tick(void *opaque
)
77 mpcore_timer_state
*s
= (mpcore_timer_state
*)opaque
;
81 mpcore_timer_reload(s
, 0);
85 mpcore_timer_update_irq(s
);
88 static uint32_t mpcore_timer_read(mpcore_timer_state
*s
, int offset
)
95 case 4: /* Counter. */
96 if (((s
->control
& 1) == 0) || (s
->count
== 0))
98 /* Slow and ugly, but hopefully won't happen too often. */
99 val
= s
->tick
- qemu_get_clock(vm_clock
);
100 val
/= mpcore_timer_scale(s
);
104 case 8: /* Control. */
106 case 12: /* Interrupt status. */
113 static void mpcore_timer_write(mpcore_timer_state
*s
, int offset
,
121 case 4: /* Counter. */
122 if ((s
->control
& 1) && s
->count
) {
123 /* Cancel the previous timer. */
124 qemu_del_timer(s
->timer
);
127 if (s
->control
& 1) {
128 mpcore_timer_reload(s
, 1);
131 case 8: /* Control. */
134 if (((old
& 1) == 0) && (value
& 1)) {
135 if (s
->count
== 0 && (s
->control
& 2))
137 mpcore_timer_reload(s
, 1);
140 case 12: /* Interrupt status. */
142 mpcore_timer_update_irq(s
);
147 static void mpcore_timer_init(mpcore_priv_state
*mpcore
,
148 mpcore_timer_state
*s
, int id
)
152 s
->timer
= qemu_new_timer(vm_clock
, mpcore_timer_tick
, s
);
156 /* Per-CPU private memory mapped IO. */
158 static uint32_t mpcore_priv_read(void *opaque
, target_phys_addr_t offset
)
160 mpcore_priv_state
*s
= (mpcore_priv_state
*)opaque
;
163 if (offset
< 0x100) {
166 case 0x00: /* Control. */
167 return s
->scu_control
;
168 case 0x04: /* Configuration. */
170 case 0x08: /* CPU status. */
172 case 0x0c: /* Invalidate all. */
177 } else if (offset
< 0x600) {
178 /* Interrupt controller. */
179 if (offset
< 0x200) {
180 id
= gic_get_current_cpu();
182 id
= (offset
- 0x200) >> 8;
184 return gic_cpu_read(s
->gic
, id
, offset
& 0xff);
185 } else if (offset
< 0xb00) {
187 if (offset
< 0x700) {
188 id
= gic_get_current_cpu();
190 id
= (offset
- 0x700) >> 8;
195 return mpcore_timer_read(&s
->timer
[id
], offset
& 0xf);
198 hw_error("mpcore_priv_read: Bad offset %x\n", (int)offset
);
202 static void mpcore_priv_write(void *opaque
, target_phys_addr_t offset
,
205 mpcore_priv_state
*s
= (mpcore_priv_state
*)opaque
;
208 if (offset
< 0x100) {
211 case 0: /* Control register. */
212 s
->scu_control
= value
& 1;
214 case 0x0c: /* Invalidate all. */
215 /* This is a no-op as cache is not emulated. */
220 } else if (offset
< 0x600) {
221 /* Interrupt controller. */
222 if (offset
< 0x200) {
223 id
= gic_get_current_cpu();
225 id
= (offset
- 0x200) >> 8;
227 gic_cpu_write(s
->gic
, id
, offset
& 0xff, value
);
228 } else if (offset
< 0xb00) {
230 if (offset
< 0x700) {
231 id
= gic_get_current_cpu();
233 id
= (offset
- 0x700) >> 8;
238 mpcore_timer_write(&s
->timer
[id
], offset
& 0xf, value
);
243 hw_error("mpcore_priv_read: Bad offset %x\n", (int)offset
);
246 static CPUReadMemoryFunc
*mpcore_priv_readfn
[] = {
252 static CPUWriteMemoryFunc
*mpcore_priv_writefn
[] = {
259 static qemu_irq
*mpcore_priv_init(uint32_t base
, qemu_irq
*pic_irq
)
261 mpcore_priv_state
*s
;
265 s
= (mpcore_priv_state
*)qemu_mallocz(sizeof(mpcore_priv_state
));
266 s
->gic
= gic_init(base
+ 0x1000, pic_irq
);
269 iomemtype
= cpu_register_io_memory(0, mpcore_priv_readfn
,
270 mpcore_priv_writefn
, s
);
271 cpu_register_physical_memory(base
, 0x00001000, iomemtype
);
272 for (i
= 0; i
< 8; i
++) {
273 mpcore_timer_init(s
, &s
->timer
[i
], i
);
278 /* Dummy PIC to route IRQ lines. The baseboard has 4 independent IRQ
279 controllers. The output of these, plus some of the raw input lines
280 are fed into a single SMP-aware interrupt controller on the CPU. */
286 /* Map baseboard IRQs onto CPU IRQ lines. */
287 static const int mpcore_irq_map
[32] = {
288 -1, -1, -1, -1, 1, 2, -1, -1,
289 -1, -1, 6, -1, 4, 5, -1, -1,
290 -1, 14, 15, 0, 7, 8, -1, -1,
291 -1, -1, -1, -1, 9, 3, -1, -1,
294 static void mpcore_rirq_set_irq(void *opaque
, int irq
, int level
)
296 mpcore_rirq_state
*s
= (mpcore_rirq_state
*)opaque
;
299 for (i
= 0; i
< 4; i
++) {
300 qemu_set_irq(s
->rvic
[i
][irq
], level
);
303 irq
= mpcore_irq_map
[irq
];
305 qemu_set_irq(s
->cpuic
[irq
], level
);
310 qemu_irq
*mpcore_irq_init(qemu_irq
*cpu_irq
)
312 mpcore_rirq_state
*s
;
315 /* ??? IRQ routing is hardcoded to "normal" mode. */
316 s
= qemu_mallocz(sizeof(mpcore_rirq_state
));
317 s
->cpuic
= mpcore_priv_init(MPCORE_PRIV_BASE
, cpu_irq
);
318 for (n
= 0; n
< 4; n
++) {
319 s
->rvic
[n
] = realview_gic_init(0x10040000 + n
* 0x10000,
322 return qemu_allocate_irqs(mpcore_rirq_set_irq
, s
, 64);