[S3C2440] Added more NAND support
[qemu/mini2440.git] / tcg / tcg-op.h
blob4c1c5bddb0ecf7123c1ca38171fa0532f465b4fd
1 /*
2 * Tiny Code Generator for QEMU
4 * Copyright (c) 2008 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
24 #include "tcg.h"
26 int gen_new_label(void);
28 static inline void tcg_gen_op1_i32(int opc, TCGv_i32 arg1)
30 *gen_opc_ptr++ = opc;
31 *gen_opparam_ptr++ = GET_TCGV_I32(arg1);
34 static inline void tcg_gen_op1_i64(int opc, TCGv_i64 arg1)
36 *gen_opc_ptr++ = opc;
37 *gen_opparam_ptr++ = GET_TCGV_I64(arg1);
40 static inline void tcg_gen_op1i(int opc, TCGArg arg1)
42 *gen_opc_ptr++ = opc;
43 *gen_opparam_ptr++ = arg1;
46 static inline void tcg_gen_op2_i32(int opc, TCGv_i32 arg1, TCGv_i32 arg2)
48 *gen_opc_ptr++ = opc;
49 *gen_opparam_ptr++ = GET_TCGV_I32(arg1);
50 *gen_opparam_ptr++ = GET_TCGV_I32(arg2);
53 static inline void tcg_gen_op2_i64(int opc, TCGv_i64 arg1, TCGv_i64 arg2)
55 *gen_opc_ptr++ = opc;
56 *gen_opparam_ptr++ = GET_TCGV_I64(arg1);
57 *gen_opparam_ptr++ = GET_TCGV_I64(arg2);
60 static inline void tcg_gen_op2i_i32(int opc, TCGv_i32 arg1, TCGArg arg2)
62 *gen_opc_ptr++ = opc;
63 *gen_opparam_ptr++ = GET_TCGV_I32(arg1);
64 *gen_opparam_ptr++ = arg2;
67 static inline void tcg_gen_op2i_i64(int opc, TCGv_i64 arg1, TCGArg arg2)
69 *gen_opc_ptr++ = opc;
70 *gen_opparam_ptr++ = GET_TCGV_I64(arg1);
71 *gen_opparam_ptr++ = arg2;
74 static inline void tcg_gen_op2ii(int opc, TCGArg arg1, TCGArg arg2)
76 *gen_opc_ptr++ = opc;
77 *gen_opparam_ptr++ = arg1;
78 *gen_opparam_ptr++ = arg2;
81 static inline void tcg_gen_op3_i32(int opc, TCGv_i32 arg1, TCGv_i32 arg2,
82 TCGv_i32 arg3)
84 *gen_opc_ptr++ = opc;
85 *gen_opparam_ptr++ = GET_TCGV_I32(arg1);
86 *gen_opparam_ptr++ = GET_TCGV_I32(arg2);
87 *gen_opparam_ptr++ = GET_TCGV_I32(arg3);
90 static inline void tcg_gen_op3_i64(int opc, TCGv_i64 arg1, TCGv_i64 arg2,
91 TCGv_i64 arg3)
93 *gen_opc_ptr++ = opc;
94 *gen_opparam_ptr++ = GET_TCGV_I64(arg1);
95 *gen_opparam_ptr++ = GET_TCGV_I64(arg2);
96 *gen_opparam_ptr++ = GET_TCGV_I64(arg3);
99 static inline void tcg_gen_op3i_i32(int opc, TCGv_i32 arg1, TCGv_i32 arg2,
100 TCGArg arg3)
102 *gen_opc_ptr++ = opc;
103 *gen_opparam_ptr++ = GET_TCGV_I32(arg1);
104 *gen_opparam_ptr++ = GET_TCGV_I32(arg2);
105 *gen_opparam_ptr++ = arg3;
108 static inline void tcg_gen_op3i_i64(int opc, TCGv_i64 arg1, TCGv_i64 arg2,
109 TCGArg arg3)
111 *gen_opc_ptr++ = opc;
112 *gen_opparam_ptr++ = GET_TCGV_I64(arg1);
113 *gen_opparam_ptr++ = GET_TCGV_I64(arg2);
114 *gen_opparam_ptr++ = arg3;
117 static inline void tcg_gen_ldst_op_i32(int opc, TCGv_i32 val, TCGv_ptr base,
118 TCGArg offset)
120 *gen_opc_ptr++ = opc;
121 *gen_opparam_ptr++ = GET_TCGV_I32(val);
122 *gen_opparam_ptr++ = GET_TCGV_PTR(base);
123 *gen_opparam_ptr++ = offset;
126 static inline void tcg_gen_ldst_op_i64(int opc, TCGv_i64 val, TCGv_ptr base,
127 TCGArg offset)
129 *gen_opc_ptr++ = opc;
130 *gen_opparam_ptr++ = GET_TCGV_I64(val);
131 *gen_opparam_ptr++ = GET_TCGV_PTR(base);
132 *gen_opparam_ptr++ = offset;
135 static inline void tcg_gen_qemu_ldst_op_i64_i32(int opc, TCGv_i64 val, TCGv_i32 addr,
136 TCGArg mem_index)
138 *gen_opc_ptr++ = opc;
139 *gen_opparam_ptr++ = GET_TCGV_I64(val);
140 *gen_opparam_ptr++ = GET_TCGV_I32(addr);
141 *gen_opparam_ptr++ = mem_index;
144 static inline void tcg_gen_qemu_ldst_op_i64_i64(int opc, TCGv_i64 val, TCGv_i64 addr,
145 TCGArg mem_index)
147 *gen_opc_ptr++ = opc;
148 *gen_opparam_ptr++ = GET_TCGV_I64(val);
149 *gen_opparam_ptr++ = GET_TCGV_I64(addr);
150 *gen_opparam_ptr++ = mem_index;
153 static inline void tcg_gen_op4_i32(int opc, TCGv_i32 arg1, TCGv_i32 arg2,
154 TCGv_i32 arg3, TCGv_i32 arg4)
156 *gen_opc_ptr++ = opc;
157 *gen_opparam_ptr++ = GET_TCGV_I32(arg1);
158 *gen_opparam_ptr++ = GET_TCGV_I32(arg2);
159 *gen_opparam_ptr++ = GET_TCGV_I32(arg3);
160 *gen_opparam_ptr++ = GET_TCGV_I32(arg4);
163 static inline void tcg_gen_op4_i64(int opc, TCGv_i64 arg1, TCGv_i64 arg2,
164 TCGv_i64 arg3, TCGv_i64 arg4)
166 *gen_opc_ptr++ = opc;
167 *gen_opparam_ptr++ = GET_TCGV_I64(arg1);
168 *gen_opparam_ptr++ = GET_TCGV_I64(arg2);
169 *gen_opparam_ptr++ = GET_TCGV_I64(arg3);
170 *gen_opparam_ptr++ = GET_TCGV_I64(arg4);
173 static inline void tcg_gen_op4i_i32(int opc, TCGv_i32 arg1, TCGv_i32 arg2,
174 TCGv_i32 arg3, TCGArg arg4)
176 *gen_opc_ptr++ = opc;
177 *gen_opparam_ptr++ = GET_TCGV_I32(arg1);
178 *gen_opparam_ptr++ = GET_TCGV_I32(arg2);
179 *gen_opparam_ptr++ = GET_TCGV_I32(arg3);
180 *gen_opparam_ptr++ = arg4;
183 static inline void tcg_gen_op4i_i64(int opc, TCGv_i64 arg1, TCGv_i64 arg2,
184 TCGv_i64 arg3, TCGArg arg4)
186 *gen_opc_ptr++ = opc;
187 *gen_opparam_ptr++ = GET_TCGV_I64(arg1);
188 *gen_opparam_ptr++ = GET_TCGV_I64(arg2);
189 *gen_opparam_ptr++ = GET_TCGV_I64(arg3);
190 *gen_opparam_ptr++ = arg4;
193 static inline void tcg_gen_op4ii_i32(int opc, TCGv_i32 arg1, TCGv_i32 arg2,
194 TCGArg arg3, TCGArg arg4)
196 *gen_opc_ptr++ = opc;
197 *gen_opparam_ptr++ = GET_TCGV_I32(arg1);
198 *gen_opparam_ptr++ = GET_TCGV_I32(arg2);
199 *gen_opparam_ptr++ = arg3;
200 *gen_opparam_ptr++ = arg4;
203 static inline void tcg_gen_op4ii_i64(int opc, TCGv_i64 arg1, TCGv_i64 arg2,
204 TCGArg arg3, TCGArg arg4)
206 *gen_opc_ptr++ = opc;
207 *gen_opparam_ptr++ = GET_TCGV_I64(arg1);
208 *gen_opparam_ptr++ = GET_TCGV_I64(arg2);
209 *gen_opparam_ptr++ = arg3;
210 *gen_opparam_ptr++ = arg4;
213 static inline void tcg_gen_op5_i32(int opc, TCGv_i32 arg1, TCGv_i32 arg2,
214 TCGv_i32 arg3, TCGv_i32 arg4, TCGv_i32 arg5)
216 *gen_opc_ptr++ = opc;
217 *gen_opparam_ptr++ = GET_TCGV_I32(arg1);
218 *gen_opparam_ptr++ = GET_TCGV_I32(arg2);
219 *gen_opparam_ptr++ = GET_TCGV_I32(arg3);
220 *gen_opparam_ptr++ = GET_TCGV_I32(arg4);
221 *gen_opparam_ptr++ = GET_TCGV_I32(arg5);
224 static inline void tcg_gen_op5_i64(int opc, TCGv_i64 arg1, TCGv_i64 arg2,
225 TCGv_i64 arg3, TCGv_i64 arg4, TCGv_i64 arg5)
227 *gen_opc_ptr++ = opc;
228 *gen_opparam_ptr++ = GET_TCGV_I64(arg1);
229 *gen_opparam_ptr++ = GET_TCGV_I64(arg2);
230 *gen_opparam_ptr++ = GET_TCGV_I64(arg3);
231 *gen_opparam_ptr++ = GET_TCGV_I64(arg4);
232 *gen_opparam_ptr++ = GET_TCGV_I64(arg5);
235 static inline void tcg_gen_op5i_i32(int opc, TCGv_i32 arg1, TCGv_i32 arg2,
236 TCGv_i32 arg3, TCGv_i32 arg4, TCGArg arg5)
238 *gen_opc_ptr++ = opc;
239 *gen_opparam_ptr++ = GET_TCGV_I32(arg1);
240 *gen_opparam_ptr++ = GET_TCGV_I32(arg2);
241 *gen_opparam_ptr++ = GET_TCGV_I32(arg3);
242 *gen_opparam_ptr++ = GET_TCGV_I32(arg4);
243 *gen_opparam_ptr++ = arg5;
246 static inline void tcg_gen_op5i_i64(int opc, TCGv_i64 arg1, TCGv_i64 arg2,
247 TCGv_i64 arg3, TCGv_i64 arg4, TCGArg arg5)
249 *gen_opc_ptr++ = opc;
250 *gen_opparam_ptr++ = GET_TCGV_I64(arg1);
251 *gen_opparam_ptr++ = GET_TCGV_I64(arg2);
252 *gen_opparam_ptr++ = GET_TCGV_I64(arg3);
253 *gen_opparam_ptr++ = GET_TCGV_I64(arg4);
254 *gen_opparam_ptr++ = arg5;
257 static inline void tcg_gen_op6_i32(int opc, TCGv_i32 arg1, TCGv_i32 arg2,
258 TCGv_i32 arg3, TCGv_i32 arg4, TCGv_i32 arg5,
259 TCGv_i32 arg6)
261 *gen_opc_ptr++ = opc;
262 *gen_opparam_ptr++ = GET_TCGV_I32(arg1);
263 *gen_opparam_ptr++ = GET_TCGV_I32(arg2);
264 *gen_opparam_ptr++ = GET_TCGV_I32(arg3);
265 *gen_opparam_ptr++ = GET_TCGV_I32(arg4);
266 *gen_opparam_ptr++ = GET_TCGV_I32(arg5);
267 *gen_opparam_ptr++ = GET_TCGV_I32(arg6);
270 static inline void tcg_gen_op6_i64(int opc, TCGv_i64 arg1, TCGv_i64 arg2,
271 TCGv_i64 arg3, TCGv_i64 arg4, TCGv_i64 arg5,
272 TCGv_i64 arg6)
274 *gen_opc_ptr++ = opc;
275 *gen_opparam_ptr++ = GET_TCGV_I64(arg1);
276 *gen_opparam_ptr++ = GET_TCGV_I64(arg2);
277 *gen_opparam_ptr++ = GET_TCGV_I64(arg3);
278 *gen_opparam_ptr++ = GET_TCGV_I64(arg4);
279 *gen_opparam_ptr++ = GET_TCGV_I64(arg5);
280 *gen_opparam_ptr++ = GET_TCGV_I64(arg6);
283 static inline void tcg_gen_op6ii_i32(int opc, TCGv_i32 arg1, TCGv_i32 arg2,
284 TCGv_i32 arg3, TCGv_i32 arg4, TCGArg arg5,
285 TCGArg arg6)
287 *gen_opc_ptr++ = opc;
288 *gen_opparam_ptr++ = GET_TCGV_I32(arg1);
289 *gen_opparam_ptr++ = GET_TCGV_I32(arg2);
290 *gen_opparam_ptr++ = GET_TCGV_I32(arg3);
291 *gen_opparam_ptr++ = GET_TCGV_I32(arg4);
292 *gen_opparam_ptr++ = arg5;
293 *gen_opparam_ptr++ = arg6;
296 static inline void tcg_gen_op6ii_i64(int opc, TCGv_i64 arg1, TCGv_i64 arg2,
297 TCGv_i64 arg3, TCGv_i64 arg4, TCGArg arg5,
298 TCGArg arg6)
300 *gen_opc_ptr++ = opc;
301 *gen_opparam_ptr++ = GET_TCGV_I64(arg1);
302 *gen_opparam_ptr++ = GET_TCGV_I64(arg2);
303 *gen_opparam_ptr++ = GET_TCGV_I64(arg3);
304 *gen_opparam_ptr++ = GET_TCGV_I64(arg4);
305 *gen_opparam_ptr++ = arg5;
306 *gen_opparam_ptr++ = arg6;
309 static inline void gen_set_label(int n)
311 tcg_gen_op1i(INDEX_op_set_label, n);
314 static inline void tcg_gen_br(int label)
316 tcg_gen_op1i(INDEX_op_br, label);
319 static inline void tcg_gen_mov_i32(TCGv_i32 ret, TCGv_i32 arg)
321 if (GET_TCGV_I32(ret) != GET_TCGV_I32(arg))
322 tcg_gen_op2_i32(INDEX_op_mov_i32, ret, arg);
325 static inline void tcg_gen_movi_i32(TCGv_i32 ret, int32_t arg)
327 tcg_gen_op2i_i32(INDEX_op_movi_i32, ret, arg);
330 /* helper calls */
331 static inline void tcg_gen_helperN(void *func, int flags, int sizemask,
332 TCGArg ret, int nargs, TCGArg *args)
334 TCGv_ptr fn;
335 fn = tcg_const_ptr((tcg_target_long)func);
336 tcg_gen_callN(&tcg_ctx, fn, flags, sizemask, ret,
337 nargs, args);
338 tcg_temp_free_ptr(fn);
341 /* FIXME: Should this be pure? */
342 static inline void tcg_gen_helper64(void *func, TCGv_i64 ret,
343 TCGv_i64 a, TCGv_i64 b)
345 TCGv_ptr fn;
346 TCGArg args[2];
347 fn = tcg_const_ptr((tcg_target_long)func);
348 args[0] = GET_TCGV_I64(a);
349 args[1] = GET_TCGV_I64(b);
350 tcg_gen_callN(&tcg_ctx, fn, 0, 7, GET_TCGV_I64(ret), 2, args);
351 tcg_temp_free_ptr(fn);
354 /* 32 bit ops */
356 static inline void tcg_gen_ld8u_i32(TCGv_i32 ret, TCGv_ptr arg2, tcg_target_long offset)
358 tcg_gen_ldst_op_i32(INDEX_op_ld8u_i32, ret, arg2, offset);
361 static inline void tcg_gen_ld8s_i32(TCGv_i32 ret, TCGv_ptr arg2, tcg_target_long offset)
363 tcg_gen_ldst_op_i32(INDEX_op_ld8s_i32, ret, arg2, offset);
366 static inline void tcg_gen_ld16u_i32(TCGv_i32 ret, TCGv_ptr arg2, tcg_target_long offset)
368 tcg_gen_ldst_op_i32(INDEX_op_ld16u_i32, ret, arg2, offset);
371 static inline void tcg_gen_ld16s_i32(TCGv_i32 ret, TCGv_ptr arg2, tcg_target_long offset)
373 tcg_gen_ldst_op_i32(INDEX_op_ld16s_i32, ret, arg2, offset);
376 static inline void tcg_gen_ld_i32(TCGv_i32 ret, TCGv_ptr arg2, tcg_target_long offset)
378 tcg_gen_ldst_op_i32(INDEX_op_ld_i32, ret, arg2, offset);
381 static inline void tcg_gen_st8_i32(TCGv_i32 arg1, TCGv_ptr arg2, tcg_target_long offset)
383 tcg_gen_ldst_op_i32(INDEX_op_st8_i32, arg1, arg2, offset);
386 static inline void tcg_gen_st16_i32(TCGv_i32 arg1, TCGv_ptr arg2, tcg_target_long offset)
388 tcg_gen_ldst_op_i32(INDEX_op_st16_i32, arg1, arg2, offset);
391 static inline void tcg_gen_st_i32(TCGv_i32 arg1, TCGv_ptr arg2, tcg_target_long offset)
393 tcg_gen_ldst_op_i32(INDEX_op_st_i32, arg1, arg2, offset);
396 static inline void tcg_gen_add_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
398 tcg_gen_op3_i32(INDEX_op_add_i32, ret, arg1, arg2);
401 static inline void tcg_gen_addi_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2)
403 /* some cases can be optimized here */
404 if (arg2 == 0) {
405 tcg_gen_mov_i32(ret, arg1);
406 } else {
407 TCGv_i32 t0 = tcg_const_i32(arg2);
408 tcg_gen_add_i32(ret, arg1, t0);
409 tcg_temp_free_i32(t0);
413 static inline void tcg_gen_sub_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
415 tcg_gen_op3_i32(INDEX_op_sub_i32, ret, arg1, arg2);
418 static inline void tcg_gen_subfi_i32(TCGv_i32 ret, int32_t arg1, TCGv_i32 arg2)
420 TCGv_i32 t0 = tcg_const_i32(arg1);
421 tcg_gen_sub_i32(ret, t0, arg2);
422 tcg_temp_free_i32(t0);
425 static inline void tcg_gen_subi_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2)
427 /* some cases can be optimized here */
428 if (arg2 == 0) {
429 tcg_gen_mov_i32(ret, arg1);
430 } else {
431 TCGv_i32 t0 = tcg_const_i32(arg2);
432 tcg_gen_sub_i32(ret, arg1, t0);
433 tcg_temp_free_i32(t0);
437 static inline void tcg_gen_and_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
439 tcg_gen_op3_i32(INDEX_op_and_i32, ret, arg1, arg2);
442 static inline void tcg_gen_andi_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2)
444 /* some cases can be optimized here */
445 if (arg2 == 0) {
446 tcg_gen_movi_i32(ret, 0);
447 } else if (arg2 == 0xffffffff) {
448 tcg_gen_mov_i32(ret, arg1);
449 } else {
450 TCGv_i32 t0 = tcg_const_i32(arg2);
451 tcg_gen_and_i32(ret, arg1, t0);
452 tcg_temp_free_i32(t0);
456 static inline void tcg_gen_or_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
458 tcg_gen_op3_i32(INDEX_op_or_i32, ret, arg1, arg2);
461 static inline void tcg_gen_ori_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2)
463 /* some cases can be optimized here */
464 if (arg2 == 0xffffffff) {
465 tcg_gen_movi_i32(ret, 0xffffffff);
466 } else if (arg2 == 0) {
467 tcg_gen_mov_i32(ret, arg1);
468 } else {
469 TCGv_i32 t0 = tcg_const_i32(arg2);
470 tcg_gen_or_i32(ret, arg1, t0);
471 tcg_temp_free_i32(t0);
475 static inline void tcg_gen_xor_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
477 tcg_gen_op3_i32(INDEX_op_xor_i32, ret, arg1, arg2);
480 static inline void tcg_gen_xori_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2)
482 /* some cases can be optimized here */
483 if (arg2 == 0) {
484 tcg_gen_mov_i32(ret, arg1);
485 } else {
486 TCGv_i32 t0 = tcg_const_i32(arg2);
487 tcg_gen_xor_i32(ret, arg1, t0);
488 tcg_temp_free_i32(t0);
492 static inline void tcg_gen_shl_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
494 tcg_gen_op3_i32(INDEX_op_shl_i32, ret, arg1, arg2);
497 static inline void tcg_gen_shli_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2)
499 if (arg2 == 0) {
500 tcg_gen_mov_i32(ret, arg1);
501 } else {
502 TCGv_i32 t0 = tcg_const_i32(arg2);
503 tcg_gen_shl_i32(ret, arg1, t0);
504 tcg_temp_free_i32(t0);
508 static inline void tcg_gen_shr_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
510 tcg_gen_op3_i32(INDEX_op_shr_i32, ret, arg1, arg2);
513 static inline void tcg_gen_shri_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2)
515 if (arg2 == 0) {
516 tcg_gen_mov_i32(ret, arg1);
517 } else {
518 TCGv_i32 t0 = tcg_const_i32(arg2);
519 tcg_gen_shr_i32(ret, arg1, t0);
520 tcg_temp_free_i32(t0);
524 static inline void tcg_gen_sar_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
526 tcg_gen_op3_i32(INDEX_op_sar_i32, ret, arg1, arg2);
529 static inline void tcg_gen_sari_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2)
531 if (arg2 == 0) {
532 tcg_gen_mov_i32(ret, arg1);
533 } else {
534 TCGv_i32 t0 = tcg_const_i32(arg2);
535 tcg_gen_sar_i32(ret, arg1, t0);
536 tcg_temp_free_i32(t0);
540 static inline void tcg_gen_brcond_i32(int cond, TCGv_i32 arg1, TCGv_i32 arg2,
541 int label_index)
543 tcg_gen_op4ii_i32(INDEX_op_brcond_i32, arg1, arg2, cond, label_index);
546 static inline void tcg_gen_brcondi_i32(int cond, TCGv_i32 arg1, int32_t arg2,
547 int label_index)
549 TCGv_i32 t0 = tcg_const_i32(arg2);
550 tcg_gen_brcond_i32(cond, arg1, t0, label_index);
551 tcg_temp_free_i32(t0);
554 static inline void tcg_gen_mul_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
556 tcg_gen_op3_i32(INDEX_op_mul_i32, ret, arg1, arg2);
559 static inline void tcg_gen_muli_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2)
561 TCGv_i32 t0 = tcg_const_i32(arg2);
562 tcg_gen_mul_i32(ret, arg1, t0);
563 tcg_temp_free_i32(t0);
566 #ifdef TCG_TARGET_HAS_div_i32
567 static inline void tcg_gen_div_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
569 tcg_gen_op3_i32(INDEX_op_div_i32, ret, arg1, arg2);
572 static inline void tcg_gen_rem_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
574 tcg_gen_op3_i32(INDEX_op_rem_i32, ret, arg1, arg2);
577 static inline void tcg_gen_divu_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
579 tcg_gen_op3_i32(INDEX_op_divu_i32, ret, arg1, arg2);
582 static inline void tcg_gen_remu_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
584 tcg_gen_op3_i32(INDEX_op_remu_i32, ret, arg1, arg2);
586 #else
587 static inline void tcg_gen_div_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
589 TCGv_i32 t0;
590 t0 = tcg_temp_new_i32();
591 tcg_gen_sari_i32(t0, arg1, 31);
592 tcg_gen_op5_i32(INDEX_op_div2_i32, ret, t0, arg1, t0, arg2);
593 tcg_temp_free_i32(t0);
596 static inline void tcg_gen_rem_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
598 TCGv_i32 t0;
599 t0 = tcg_temp_new_i32();
600 tcg_gen_sari_i32(t0, arg1, 31);
601 tcg_gen_op5_i32(INDEX_op_div2_i32, t0, ret, arg1, t0, arg2);
602 tcg_temp_free_i32(t0);
605 static inline void tcg_gen_divu_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
607 TCGv_i32 t0;
608 t0 = tcg_temp_new_i32();
609 tcg_gen_movi_i32(t0, 0);
610 tcg_gen_op5_i32(INDEX_op_divu2_i32, ret, t0, arg1, t0, arg2);
611 tcg_temp_free_i32(t0);
614 static inline void tcg_gen_remu_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
616 TCGv_i32 t0;
617 t0 = tcg_temp_new_i32();
618 tcg_gen_movi_i32(t0, 0);
619 tcg_gen_op5_i32(INDEX_op_divu2_i32, t0, ret, arg1, t0, arg2);
620 tcg_temp_free_i32(t0);
622 #endif
624 #if TCG_TARGET_REG_BITS == 32
626 static inline void tcg_gen_mov_i64(TCGv_i64 ret, TCGv_i64 arg)
628 if (GET_TCGV_I64(ret) != GET_TCGV_I64(arg)) {
629 tcg_gen_mov_i32(TCGV_LOW(ret), TCGV_LOW(arg));
630 tcg_gen_mov_i32(TCGV_HIGH(ret), TCGV_HIGH(arg));
634 static inline void tcg_gen_movi_i64(TCGv_i64 ret, int64_t arg)
636 tcg_gen_movi_i32(TCGV_LOW(ret), arg);
637 tcg_gen_movi_i32(TCGV_HIGH(ret), arg >> 32);
640 static inline void tcg_gen_ld8u_i64(TCGv_i64 ret, TCGv_ptr arg2,
641 tcg_target_long offset)
643 tcg_gen_ld8u_i32(TCGV_LOW(ret), arg2, offset);
644 tcg_gen_movi_i32(TCGV_HIGH(ret), 0);
647 static inline void tcg_gen_ld8s_i64(TCGv_i64 ret, TCGv_ptr arg2,
648 tcg_target_long offset)
650 tcg_gen_ld8s_i32(TCGV_LOW(ret), arg2, offset);
651 tcg_gen_sari_i32(TCGV_HIGH(ret), TCGV_HIGH(ret), 31);
654 static inline void tcg_gen_ld16u_i64(TCGv_i64 ret, TCGv_ptr arg2,
655 tcg_target_long offset)
657 tcg_gen_ld16u_i32(TCGV_LOW(ret), arg2, offset);
658 tcg_gen_movi_i32(TCGV_HIGH(ret), 0);
661 static inline void tcg_gen_ld16s_i64(TCGv_i64 ret, TCGv_ptr arg2,
662 tcg_target_long offset)
664 tcg_gen_ld16s_i32(TCGV_LOW(ret), arg2, offset);
665 tcg_gen_sari_i32(TCGV_HIGH(ret), TCGV_LOW(ret), 31);
668 static inline void tcg_gen_ld32u_i64(TCGv_i64 ret, TCGv_ptr arg2,
669 tcg_target_long offset)
671 tcg_gen_ld_i32(TCGV_LOW(ret), arg2, offset);
672 tcg_gen_movi_i32(TCGV_HIGH(ret), 0);
675 static inline void tcg_gen_ld32s_i64(TCGv_i64 ret, TCGv_ptr arg2,
676 tcg_target_long offset)
678 tcg_gen_ld_i32(TCGV_LOW(ret), arg2, offset);
679 tcg_gen_sari_i32(TCGV_HIGH(ret), TCGV_LOW(ret), 31);
682 static inline void tcg_gen_ld_i64(TCGv_i64 ret, TCGv_ptr arg2,
683 tcg_target_long offset)
685 /* since arg2 and ret have different types, they cannot be the
686 same temporary */
687 #ifdef TCG_TARGET_WORDS_BIGENDIAN
688 tcg_gen_ld_i32(TCGV_HIGH(ret), arg2, offset);
689 tcg_gen_ld_i32(TCGV_LOW(ret), arg2, offset + 4);
690 #else
691 tcg_gen_ld_i32(TCGV_LOW(ret), arg2, offset);
692 tcg_gen_ld_i32(TCGV_HIGH(ret), arg2, offset + 4);
693 #endif
696 static inline void tcg_gen_st8_i64(TCGv_i64 arg1, TCGv_ptr arg2,
697 tcg_target_long offset)
699 tcg_gen_st8_i32(TCGV_LOW(arg1), arg2, offset);
702 static inline void tcg_gen_st16_i64(TCGv_i64 arg1, TCGv_ptr arg2,
703 tcg_target_long offset)
705 tcg_gen_st16_i32(TCGV_LOW(arg1), arg2, offset);
708 static inline void tcg_gen_st32_i64(TCGv_i64 arg1, TCGv_ptr arg2,
709 tcg_target_long offset)
711 tcg_gen_st_i32(TCGV_LOW(arg1), arg2, offset);
714 static inline void tcg_gen_st_i64(TCGv_i64 arg1, TCGv_ptr arg2,
715 tcg_target_long offset)
717 #ifdef TCG_TARGET_WORDS_BIGENDIAN
718 tcg_gen_st_i32(TCGV_HIGH(arg1), arg2, offset);
719 tcg_gen_st_i32(TCGV_LOW(arg1), arg2, offset + 4);
720 #else
721 tcg_gen_st_i32(TCGV_LOW(arg1), arg2, offset);
722 tcg_gen_st_i32(TCGV_HIGH(arg1), arg2, offset + 4);
723 #endif
726 static inline void tcg_gen_add_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
728 tcg_gen_op6_i32(INDEX_op_add2_i32, TCGV_LOW(ret), TCGV_HIGH(ret),
729 TCGV_LOW(arg1), TCGV_HIGH(arg1), TCGV_LOW(arg2),
730 TCGV_HIGH(arg2));
733 static inline void tcg_gen_sub_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
735 tcg_gen_op6_i32(INDEX_op_sub2_i32, TCGV_LOW(ret), TCGV_HIGH(ret),
736 TCGV_LOW(arg1), TCGV_HIGH(arg1), TCGV_LOW(arg2),
737 TCGV_HIGH(arg2));
740 static inline void tcg_gen_and_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
742 tcg_gen_and_i32(TCGV_LOW(ret), TCGV_LOW(arg1), TCGV_LOW(arg2));
743 tcg_gen_and_i32(TCGV_HIGH(ret), TCGV_HIGH(arg1), TCGV_HIGH(arg2));
746 static inline void tcg_gen_andi_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2)
748 tcg_gen_andi_i32(TCGV_LOW(ret), TCGV_LOW(arg1), arg2);
749 tcg_gen_andi_i32(TCGV_HIGH(ret), TCGV_HIGH(arg1), arg2 >> 32);
752 static inline void tcg_gen_or_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
754 tcg_gen_or_i32(TCGV_LOW(ret), TCGV_LOW(arg1), TCGV_LOW(arg2));
755 tcg_gen_or_i32(TCGV_HIGH(ret), TCGV_HIGH(arg1), TCGV_HIGH(arg2));
758 static inline void tcg_gen_ori_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2)
760 tcg_gen_ori_i32(TCGV_LOW(ret), TCGV_LOW(arg1), arg2);
761 tcg_gen_ori_i32(TCGV_HIGH(ret), TCGV_HIGH(arg1), arg2 >> 32);
764 static inline void tcg_gen_xor_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
766 tcg_gen_xor_i32(TCGV_LOW(ret), TCGV_LOW(arg1), TCGV_LOW(arg2));
767 tcg_gen_xor_i32(TCGV_HIGH(ret), TCGV_HIGH(arg1), TCGV_HIGH(arg2));
770 static inline void tcg_gen_xori_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2)
772 tcg_gen_xori_i32(TCGV_LOW(ret), TCGV_LOW(arg1), arg2);
773 tcg_gen_xori_i32(TCGV_HIGH(ret), TCGV_HIGH(arg1), arg2 >> 32);
776 /* XXX: use generic code when basic block handling is OK or CPU
777 specific code (x86) */
778 static inline void tcg_gen_shl_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
780 tcg_gen_helper64(tcg_helper_shl_i64, ret, arg1, arg2);
783 static inline void tcg_gen_shli_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2)
785 tcg_gen_shifti_i64(ret, arg1, arg2, 0, 0);
788 static inline void tcg_gen_shr_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
790 tcg_gen_helper64(tcg_helper_shr_i64, ret, arg1, arg2);
793 static inline void tcg_gen_shri_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2)
795 tcg_gen_shifti_i64(ret, arg1, arg2, 1, 0);
798 static inline void tcg_gen_sar_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
800 tcg_gen_helper64(tcg_helper_sar_i64, ret, arg1, arg2);
803 static inline void tcg_gen_sari_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2)
805 tcg_gen_shifti_i64(ret, arg1, arg2, 1, 1);
808 static inline void tcg_gen_brcond_i64(int cond, TCGv_i64 arg1, TCGv_i64 arg2,
809 int label_index)
811 tcg_gen_op6ii_i32(INDEX_op_brcond2_i32,
812 TCGV_LOW(arg1), TCGV_HIGH(arg1), TCGV_LOW(arg2),
813 TCGV_HIGH(arg2), cond, label_index);
816 static inline void tcg_gen_mul_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
818 TCGv_i64 t0;
819 TCGv_i32 t1;
821 t0 = tcg_temp_new_i64();
822 t1 = tcg_temp_new_i32();
824 tcg_gen_op4_i32(INDEX_op_mulu2_i32, TCGV_LOW(t0), TCGV_HIGH(t0),
825 TCGV_LOW(arg1), TCGV_LOW(arg2));
827 tcg_gen_mul_i32(t1, TCGV_LOW(arg1), TCGV_HIGH(arg2));
828 tcg_gen_add_i32(TCGV_HIGH(t0), TCGV_HIGH(t0), t1);
829 tcg_gen_mul_i32(t1, TCGV_HIGH(arg1), TCGV_LOW(arg2));
830 tcg_gen_add_i32(TCGV_HIGH(t0), TCGV_HIGH(t0), t1);
832 tcg_gen_mov_i64(ret, t0);
833 tcg_temp_free_i64(t0);
834 tcg_temp_free_i32(t1);
837 static inline void tcg_gen_div_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
839 tcg_gen_helper64(tcg_helper_div_i64, ret, arg1, arg2);
842 static inline void tcg_gen_rem_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
844 tcg_gen_helper64(tcg_helper_rem_i64, ret, arg1, arg2);
847 static inline void tcg_gen_divu_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
849 tcg_gen_helper64(tcg_helper_divu_i64, ret, arg1, arg2);
852 static inline void tcg_gen_remu_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
854 tcg_gen_helper64(tcg_helper_remu_i64, ret, arg1, arg2);
857 #else
859 static inline void tcg_gen_mov_i64(TCGv_i64 ret, TCGv_i64 arg)
861 if (GET_TCGV_I64(ret) != GET_TCGV_I64(arg))
862 tcg_gen_op2_i64(INDEX_op_mov_i64, ret, arg);
865 static inline void tcg_gen_movi_i64(TCGv_i64 ret, int64_t arg)
867 tcg_gen_op2i_i64(INDEX_op_movi_i64, ret, arg);
870 static inline void tcg_gen_ld8u_i64(TCGv_i64 ret, TCGv_i64 arg2,
871 tcg_target_long offset)
873 tcg_gen_ldst_op_i64(INDEX_op_ld8u_i64, ret, arg2, offset);
876 static inline void tcg_gen_ld8s_i64(TCGv_i64 ret, TCGv_i64 arg2,
877 tcg_target_long offset)
879 tcg_gen_ldst_op_i64(INDEX_op_ld8s_i64, ret, arg2, offset);
882 static inline void tcg_gen_ld16u_i64(TCGv_i64 ret, TCGv_i64 arg2,
883 tcg_target_long offset)
885 tcg_gen_ldst_op_i64(INDEX_op_ld16u_i64, ret, arg2, offset);
888 static inline void tcg_gen_ld16s_i64(TCGv_i64 ret, TCGv_i64 arg2,
889 tcg_target_long offset)
891 tcg_gen_ldst_op_i64(INDEX_op_ld16s_i64, ret, arg2, offset);
894 static inline void tcg_gen_ld32u_i64(TCGv_i64 ret, TCGv_i64 arg2,
895 tcg_target_long offset)
897 tcg_gen_ldst_op_i64(INDEX_op_ld32u_i64, ret, arg2, offset);
900 static inline void tcg_gen_ld32s_i64(TCGv_i64 ret, TCGv_i64 arg2,
901 tcg_target_long offset)
903 tcg_gen_ldst_op_i64(INDEX_op_ld32s_i64, ret, arg2, offset);
906 static inline void tcg_gen_ld_i64(TCGv_i64 ret, TCGv_i64 arg2, tcg_target_long offset)
908 tcg_gen_ldst_op_i64(INDEX_op_ld_i64, ret, arg2, offset);
911 static inline void tcg_gen_st8_i64(TCGv_i64 arg1, TCGv_i64 arg2,
912 tcg_target_long offset)
914 tcg_gen_ldst_op_i64(INDEX_op_st8_i64, arg1, arg2, offset);
917 static inline void tcg_gen_st16_i64(TCGv_i64 arg1, TCGv_i64 arg2,
918 tcg_target_long offset)
920 tcg_gen_ldst_op_i64(INDEX_op_st16_i64, arg1, arg2, offset);
923 static inline void tcg_gen_st32_i64(TCGv_i64 arg1, TCGv_i64 arg2,
924 tcg_target_long offset)
926 tcg_gen_ldst_op_i64(INDEX_op_st32_i64, arg1, arg2, offset);
929 static inline void tcg_gen_st_i64(TCGv_i64 arg1, TCGv_i64 arg2, tcg_target_long offset)
931 tcg_gen_ldst_op_i64(INDEX_op_st_i64, arg1, arg2, offset);
934 static inline void tcg_gen_add_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
936 tcg_gen_op3_i64(INDEX_op_add_i64, ret, arg1, arg2);
939 static inline void tcg_gen_sub_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
941 tcg_gen_op3_i64(INDEX_op_sub_i64, ret, arg1, arg2);
944 static inline void tcg_gen_and_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
946 tcg_gen_op3_i64(INDEX_op_and_i64, ret, arg1, arg2);
949 static inline void tcg_gen_andi_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2)
951 TCGv_i64 t0 = tcg_const_i64(arg2);
952 tcg_gen_and_i64(ret, arg1, t0);
953 tcg_temp_free_i64(t0);
956 static inline void tcg_gen_or_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
958 tcg_gen_op3_i64(INDEX_op_or_i64, ret, arg1, arg2);
961 static inline void tcg_gen_ori_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2)
963 TCGv_i64 t0 = tcg_const_i64(arg2);
964 tcg_gen_or_i64(ret, arg1, t0);
965 tcg_temp_free_i64(t0);
968 static inline void tcg_gen_xor_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
970 tcg_gen_op3_i64(INDEX_op_xor_i64, ret, arg1, arg2);
973 static inline void tcg_gen_xori_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2)
975 TCGv_i64 t0 = tcg_const_i64(arg2);
976 tcg_gen_xor_i64(ret, arg1, t0);
977 tcg_temp_free_i64(t0);
980 static inline void tcg_gen_shl_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
982 tcg_gen_op3_i64(INDEX_op_shl_i64, ret, arg1, arg2);
985 static inline void tcg_gen_shli_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2)
987 if (arg2 == 0) {
988 tcg_gen_mov_i64(ret, arg1);
989 } else {
990 TCGv_i64 t0 = tcg_const_i64(arg2);
991 tcg_gen_shl_i64(ret, arg1, t0);
992 tcg_temp_free_i64(t0);
996 static inline void tcg_gen_shr_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
998 tcg_gen_op3_i64(INDEX_op_shr_i64, ret, arg1, arg2);
1001 static inline void tcg_gen_shri_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2)
1003 if (arg2 == 0) {
1004 tcg_gen_mov_i64(ret, arg1);
1005 } else {
1006 TCGv_i64 t0 = tcg_const_i64(arg2);
1007 tcg_gen_shr_i64(ret, arg1, t0);
1008 tcg_temp_free_i64(t0);
1012 static inline void tcg_gen_sar_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
1014 tcg_gen_op3_i64(INDEX_op_sar_i64, ret, arg1, arg2);
1017 static inline void tcg_gen_sari_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2)
1019 if (arg2 == 0) {
1020 tcg_gen_mov_i64(ret, arg1);
1021 } else {
1022 TCGv_i64 t0 = tcg_const_i64(arg2);
1023 tcg_gen_sar_i64(ret, arg1, t0);
1024 tcg_temp_free_i64(t0);
1028 static inline void tcg_gen_brcond_i64(int cond, TCGv_i64 arg1, TCGv_i64 arg2,
1029 int label_index)
1031 tcg_gen_op4ii_i64(INDEX_op_brcond_i64, arg1, arg2, cond, label_index);
1034 static inline void tcg_gen_mul_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
1036 tcg_gen_op3_i64(INDEX_op_mul_i64, ret, arg1, arg2);
1039 #ifdef TCG_TARGET_HAS_div_i64
1040 static inline void tcg_gen_div_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
1042 tcg_gen_op3_i64(INDEX_op_div_i64, ret, arg1, arg2);
1045 static inline void tcg_gen_rem_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
1047 tcg_gen_op3_i64(INDEX_op_rem_i64, ret, arg1, arg2);
1050 static inline void tcg_gen_divu_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
1052 tcg_gen_op3_i64(INDEX_op_divu_i64, ret, arg1, arg2);
1055 static inline void tcg_gen_remu_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
1057 tcg_gen_op3_i64(INDEX_op_remu_i64, ret, arg1, arg2);
1059 #else
1060 static inline void tcg_gen_div_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
1062 TCGv_i64 t0;
1063 t0 = tcg_temp_new_i64();
1064 tcg_gen_sari_i64(t0, arg1, 63);
1065 tcg_gen_op5_i64(INDEX_op_div2_i64, ret, t0, arg1, t0, arg2);
1066 tcg_temp_free_i64(t0);
1069 static inline void tcg_gen_rem_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
1071 TCGv_i64 t0;
1072 t0 = tcg_temp_new_i64();
1073 tcg_gen_sari_i64(t0, arg1, 63);
1074 tcg_gen_op5_i64(INDEX_op_div2_i64, t0, ret, arg1, t0, arg2);
1075 tcg_temp_free_i64(t0);
1078 static inline void tcg_gen_divu_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
1080 TCGv_i64 t0;
1081 t0 = tcg_temp_new_i64();
1082 tcg_gen_movi_i64(t0, 0);
1083 tcg_gen_op5_i64(INDEX_op_divu2_i64, ret, t0, arg1, t0, arg2);
1084 tcg_temp_free_i64(t0);
1087 static inline void tcg_gen_remu_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
1089 TCGv_i64 t0;
1090 t0 = tcg_temp_new_i64();
1091 tcg_gen_movi_i64(t0, 0);
1092 tcg_gen_op5_i64(INDEX_op_divu2_i64, t0, ret, arg1, t0, arg2);
1093 tcg_temp_free_i64(t0);
1095 #endif
1097 #endif
1099 static inline void tcg_gen_addi_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2)
1101 /* some cases can be optimized here */
1102 if (arg2 == 0) {
1103 tcg_gen_mov_i64(ret, arg1);
1104 } else {
1105 TCGv_i64 t0 = tcg_const_i64(arg2);
1106 tcg_gen_add_i64(ret, arg1, t0);
1107 tcg_temp_free_i64(t0);
1111 static inline void tcg_gen_subfi_i64(TCGv_i64 ret, int64_t arg1, TCGv_i64 arg2)
1113 TCGv_i64 t0 = tcg_const_i64(arg1);
1114 tcg_gen_sub_i64(ret, t0, arg2);
1115 tcg_temp_free_i64(t0);
1118 static inline void tcg_gen_subi_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2)
1120 /* some cases can be optimized here */
1121 if (arg2 == 0) {
1122 tcg_gen_mov_i64(ret, arg1);
1123 } else {
1124 TCGv_i64 t0 = tcg_const_i64(arg2);
1125 tcg_gen_sub_i64(ret, arg1, t0);
1126 tcg_temp_free_i64(t0);
1129 static inline void tcg_gen_brcondi_i64(int cond, TCGv_i64 arg1, int64_t arg2,
1130 int label_index)
1132 TCGv_i64 t0 = tcg_const_i64(arg2);
1133 tcg_gen_brcond_i64(cond, arg1, t0, label_index);
1134 tcg_temp_free_i64(t0);
1137 static inline void tcg_gen_muli_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2)
1139 TCGv_i64 t0 = tcg_const_i64(arg2);
1140 tcg_gen_mul_i64(ret, arg1, t0);
1141 tcg_temp_free_i64(t0);
1145 /***************************************/
1146 /* optional operations */
1148 static inline void tcg_gen_ext8s_i32(TCGv_i32 ret, TCGv_i32 arg)
1150 #ifdef TCG_TARGET_HAS_ext8s_i32
1151 tcg_gen_op2_i32(INDEX_op_ext8s_i32, ret, arg);
1152 #else
1153 tcg_gen_shli_i32(ret, arg, 24);
1154 tcg_gen_sari_i32(ret, ret, 24);
1155 #endif
1158 static inline void tcg_gen_ext16s_i32(TCGv_i32 ret, TCGv_i32 arg)
1160 #ifdef TCG_TARGET_HAS_ext16s_i32
1161 tcg_gen_op2_i32(INDEX_op_ext16s_i32, ret, arg);
1162 #else
1163 tcg_gen_shli_i32(ret, arg, 16);
1164 tcg_gen_sari_i32(ret, ret, 16);
1165 #endif
1168 /* These are currently just for convenience.
1169 We assume a target will recognise these automatically . */
1170 static inline void tcg_gen_ext8u_i32(TCGv_i32 ret, TCGv_i32 arg)
1172 tcg_gen_andi_i32(ret, arg, 0xffu);
1175 static inline void tcg_gen_ext16u_i32(TCGv_i32 ret, TCGv_i32 arg)
1177 tcg_gen_andi_i32(ret, arg, 0xffffu);
1180 /* Note: we assume the two high bytes are set to zero */
1181 static inline void tcg_gen_bswap16_i32(TCGv_i32 ret, TCGv_i32 arg)
1183 #ifdef TCG_TARGET_HAS_bswap16_i32
1184 tcg_gen_op2_i32(INDEX_op_bswap16_i32, ret, arg);
1185 #else
1186 TCGv_i32 t0, t1;
1187 t0 = tcg_temp_new_i32();
1188 t1 = tcg_temp_new_i32();
1190 tcg_gen_shri_i32(t0, arg, 8);
1191 tcg_gen_andi_i32(t1, arg, 0x000000ff);
1192 tcg_gen_shli_i32(t1, t1, 8);
1193 tcg_gen_or_i32(ret, t0, t1);
1194 tcg_temp_free_i32(t0);
1195 tcg_temp_free_i32(t1);
1196 #endif
1199 static inline void tcg_gen_bswap_i32(TCGv_i32 ret, TCGv_i32 arg)
1201 #ifdef TCG_TARGET_HAS_bswap_i32
1202 tcg_gen_op2_i32(INDEX_op_bswap_i32, ret, arg);
1203 #else
1204 TCGv_i32 t0, t1;
1205 t0 = tcg_temp_new_i32();
1206 t1 = tcg_temp_new_i32();
1208 tcg_gen_shli_i32(t0, arg, 24);
1210 tcg_gen_andi_i32(t1, arg, 0x0000ff00);
1211 tcg_gen_shli_i32(t1, t1, 8);
1212 tcg_gen_or_i32(t0, t0, t1);
1214 tcg_gen_shri_i32(t1, arg, 8);
1215 tcg_gen_andi_i32(t1, t1, 0x0000ff00);
1216 tcg_gen_or_i32(t0, t0, t1);
1218 tcg_gen_shri_i32(t1, arg, 24);
1219 tcg_gen_or_i32(ret, t0, t1);
1220 tcg_temp_free_i32(t0);
1221 tcg_temp_free_i32(t1);
1222 #endif
1225 #if TCG_TARGET_REG_BITS == 32
1226 static inline void tcg_gen_ext8s_i64(TCGv_i64 ret, TCGv_i64 arg)
1228 tcg_gen_ext8s_i32(TCGV_LOW(ret), TCGV_LOW(arg));
1229 tcg_gen_sari_i32(TCGV_HIGH(ret), TCGV_LOW(ret), 31);
1232 static inline void tcg_gen_ext16s_i64(TCGv_i64 ret, TCGv_i64 arg)
1234 tcg_gen_ext16s_i32(TCGV_LOW(ret), TCGV_LOW(arg));
1235 tcg_gen_sari_i32(TCGV_HIGH(ret), TCGV_LOW(ret), 31);
1238 static inline void tcg_gen_ext32s_i64(TCGv_i64 ret, TCGv_i64 arg)
1240 tcg_gen_mov_i32(TCGV_LOW(ret), TCGV_LOW(arg));
1241 tcg_gen_sari_i32(TCGV_HIGH(ret), TCGV_LOW(ret), 31);
1244 static inline void tcg_gen_ext8u_i64(TCGv_i64 ret, TCGv_i64 arg)
1246 tcg_gen_ext8u_i32(TCGV_LOW(ret), TCGV_LOW(arg));
1247 tcg_gen_movi_i32(TCGV_HIGH(ret), 0);
1250 static inline void tcg_gen_ext16u_i64(TCGv_i64 ret, TCGv_i64 arg)
1252 tcg_gen_ext16u_i32(TCGV_LOW(ret), TCGV_LOW(arg));
1253 tcg_gen_movi_i32(TCGV_HIGH(ret), 0);
1256 static inline void tcg_gen_ext32u_i64(TCGv_i64 ret, TCGv_i64 arg)
1258 tcg_gen_mov_i32(TCGV_LOW(ret), TCGV_LOW(arg));
1259 tcg_gen_movi_i32(TCGV_HIGH(ret), 0);
1262 static inline void tcg_gen_trunc_i64_i32(TCGv_i32 ret, TCGv_i64 arg)
1264 tcg_gen_mov_i32(ret, TCGV_LOW(arg));
1267 static inline void tcg_gen_extu_i32_i64(TCGv_i64 ret, TCGv_i32 arg)
1269 tcg_gen_mov_i32(TCGV_LOW(ret), arg);
1270 tcg_gen_movi_i32(TCGV_HIGH(ret), 0);
1273 static inline void tcg_gen_ext_i32_i64(TCGv_i64 ret, TCGv_i32 arg)
1275 tcg_gen_mov_i32(TCGV_LOW(ret), arg);
1276 tcg_gen_sari_i32(TCGV_HIGH(ret), TCGV_LOW(ret), 31);
1279 static inline void tcg_gen_bswap_i64(TCGv_i64 ret, TCGv_i64 arg)
1281 TCGv_i32 t0, t1;
1282 t0 = tcg_temp_new_i32();
1283 t1 = tcg_temp_new_i32();
1285 tcg_gen_bswap_i32(t0, TCGV_LOW(arg));
1286 tcg_gen_bswap_i32(t1, TCGV_HIGH(arg));
1287 tcg_gen_mov_i32(TCGV_LOW(ret), t1);
1288 tcg_gen_mov_i32(TCGV_HIGH(ret), t0);
1289 tcg_temp_free_i32(t0);
1290 tcg_temp_free_i32(t1);
1292 #else
1294 static inline void tcg_gen_ext8s_i64(TCGv_i64 ret, TCGv_i64 arg)
1296 #ifdef TCG_TARGET_HAS_ext8s_i64
1297 tcg_gen_op2_i64(INDEX_op_ext8s_i64, ret, arg);
1298 #else
1299 tcg_gen_shli_i64(ret, arg, 56);
1300 tcg_gen_sari_i64(ret, ret, 56);
1301 #endif
1304 static inline void tcg_gen_ext16s_i64(TCGv_i64 ret, TCGv_i64 arg)
1306 #ifdef TCG_TARGET_HAS_ext16s_i64
1307 tcg_gen_op2_i64(INDEX_op_ext16s_i64, ret, arg);
1308 #else
1309 tcg_gen_shli_i64(ret, arg, 48);
1310 tcg_gen_sari_i64(ret, ret, 48);
1311 #endif
1314 static inline void tcg_gen_ext32s_i64(TCGv_i64 ret, TCGv_i64 arg)
1316 #ifdef TCG_TARGET_HAS_ext32s_i64
1317 tcg_gen_op2_i64(INDEX_op_ext32s_i64, ret, arg);
1318 #else
1319 tcg_gen_shli_i64(ret, arg, 32);
1320 tcg_gen_sari_i64(ret, ret, 32);
1321 #endif
1324 static inline void tcg_gen_ext8u_i64(TCGv_i64 ret, TCGv_i64 arg)
1326 tcg_gen_andi_i64(ret, arg, 0xffu);
1329 static inline void tcg_gen_ext16u_i64(TCGv_i64 ret, TCGv_i64 arg)
1331 tcg_gen_andi_i64(ret, arg, 0xffffu);
1334 static inline void tcg_gen_ext32u_i64(TCGv_i64 ret, TCGv_i64 arg)
1336 tcg_gen_andi_i64(ret, arg, 0xffffffffu);
1339 /* Note: we assume the target supports move between 32 and 64 bit
1340 registers. This will probably break MIPS64 targets. */
1341 static inline void tcg_gen_trunc_i64_i32(TCGv_i32 ret, TCGv_i64 arg)
1343 tcg_gen_mov_i32(ret, MAKE_TCGV_I32(GET_TCGV_I64(arg)));
1346 /* Note: we assume the target supports move between 32 and 64 bit
1347 registers */
1348 static inline void tcg_gen_extu_i32_i64(TCGv_i64 ret, TCGv_i32 arg)
1350 tcg_gen_andi_i64(ret, MAKE_TCGV_I64(GET_TCGV_I32(arg)), 0xffffffffu);
1353 /* Note: we assume the target supports move between 32 and 64 bit
1354 registers */
1355 static inline void tcg_gen_ext_i32_i64(TCGv_i64 ret, TCGv_i32 arg)
1357 tcg_gen_ext32s_i64(ret, MAKE_TCGV_I64(GET_TCGV_I32(arg)));
1360 static inline void tcg_gen_bswap_i64(TCGv_i64 ret, TCGv_i64 arg)
1362 #ifdef TCG_TARGET_HAS_bswap_i64
1363 tcg_gen_op2_i64(INDEX_op_bswap_i64, ret, arg);
1364 #else
1365 TCGv_i32 t0, t1;
1366 t0 = tcg_temp_new_i32();
1367 t1 = tcg_temp_new_i32();
1369 tcg_gen_shli_i64(t0, arg, 56);
1371 tcg_gen_andi_i64(t1, arg, 0x0000ff00);
1372 tcg_gen_shli_i64(t1, t1, 40);
1373 tcg_gen_or_i64(t0, t0, t1);
1375 tcg_gen_andi_i64(t1, arg, 0x00ff0000);
1376 tcg_gen_shli_i64(t1, t1, 24);
1377 tcg_gen_or_i64(t0, t0, t1);
1379 tcg_gen_andi_i64(t1, arg, 0xff000000);
1380 tcg_gen_shli_i64(t1, t1, 8);
1381 tcg_gen_or_i64(t0, t0, t1);
1383 tcg_gen_shri_i64(t1, arg, 8);
1384 tcg_gen_andi_i64(t1, t1, 0xff000000);
1385 tcg_gen_or_i64(t0, t0, t1);
1387 tcg_gen_shri_i64(t1, arg, 24);
1388 tcg_gen_andi_i64(t1, t1, 0x00ff0000);
1389 tcg_gen_or_i64(t0, t0, t1);
1391 tcg_gen_shri_i64(t1, arg, 40);
1392 tcg_gen_andi_i64(t1, t1, 0x0000ff00);
1393 tcg_gen_or_i64(t0, t0, t1);
1395 tcg_gen_shri_i64(t1, arg, 56);
1396 tcg_gen_or_i64(ret, t0, t1);
1397 tcg_temp_free_i32(t0);
1398 tcg_temp_free_i32(t1);
1399 #endif
1402 #endif
1404 static inline void tcg_gen_neg_i32(TCGv_i32 ret, TCGv_i32 arg)
1406 #ifdef TCG_TARGET_HAS_neg_i32
1407 tcg_gen_op2_i32(INDEX_op_neg_i32, ret, arg);
1408 #else
1409 TCGv_i32 t0 = tcg_const_i32(0);
1410 tcg_gen_sub_i32(ret, t0, arg);
1411 tcg_temp_free_i32(t0);
1412 #endif
1415 static inline void tcg_gen_neg_i64(TCGv_i64 ret, TCGv_i64 arg)
1417 #ifdef TCG_TARGET_HAS_neg_i64
1418 tcg_gen_op2_i64(INDEX_op_neg_i64, ret, arg);
1419 #else
1420 TCGv_i64 t0 = tcg_const_i64(0);
1421 tcg_gen_sub_i64(ret, t0, arg);
1422 tcg_temp_free_i64(t0);
1423 #endif
1426 static inline void tcg_gen_not_i32(TCGv_i32 ret, TCGv_i32 arg)
1428 tcg_gen_xori_i32(ret, arg, -1);
1431 static inline void tcg_gen_not_i64(TCGv_i64 ret, TCGv_i64 arg)
1433 tcg_gen_xori_i64(ret, arg, -1);
1436 static inline void tcg_gen_discard_i32(TCGv_i32 arg)
1438 tcg_gen_op1_i32(INDEX_op_discard, arg);
1441 #if TCG_TARGET_REG_BITS == 32
1442 static inline void tcg_gen_discard_i64(TCGv_i64 arg)
1444 tcg_gen_discard_i32(TCGV_LOW(arg));
1445 tcg_gen_discard_i32(TCGV_HIGH(arg));
1447 #else
1448 static inline void tcg_gen_discard_i64(TCGv_i64 arg)
1450 tcg_gen_op1_i64(INDEX_op_discard, arg);
1452 #endif
1454 static inline void tcg_gen_concat_i32_i64(TCGv_i64 dest, TCGv_i32 low, TCGv_i32 high)
1456 #if TCG_TARGET_REG_BITS == 32
1457 tcg_gen_mov_i32(TCGV_LOW(dest), low);
1458 tcg_gen_mov_i32(TCGV_HIGH(dest), high);
1459 #else
1460 TCGv_i64 tmp = tcg_temp_new_i64();
1461 /* This extension is only needed for type correctness.
1462 We may be able to do better given target specific information. */
1463 tcg_gen_extu_i32_i64(tmp, high);
1464 tcg_gen_shli_i64(tmp, tmp, 32);
1465 tcg_gen_extu_i32_i64(dest, low);
1466 tcg_gen_or_i64(dest, dest, tmp);
1467 tcg_temp_free_i64(tmp);
1468 #endif
1471 static inline void tcg_gen_concat32_i64(TCGv_i64 dest, TCGv_i64 low, TCGv_i64 high)
1473 #if TCG_TARGET_REG_BITS == 32
1474 tcg_gen_concat_i32_i64(dest, TCGV_LOW(low), TCGV_LOW(high));
1475 #else
1476 TCGv_i64 tmp = tcg_temp_new_i64();
1477 tcg_gen_ext32u_i64(dest, low);
1478 tcg_gen_shli_i64(tmp, high, 32);
1479 tcg_gen_or_i64(dest, dest, tmp);
1480 tcg_temp_free_i64(tmp);
1481 #endif
1484 static inline void tcg_gen_andc_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
1486 TCGv_i32 t0;
1487 t0 = tcg_temp_new_i32();
1488 tcg_gen_not_i32(t0, arg2);
1489 tcg_gen_and_i32(ret, arg1, t0);
1490 tcg_temp_free_i32(t0);
1493 static inline void tcg_gen_andc_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
1495 TCGv_i64 t0;
1496 t0 = tcg_temp_new_i64();
1497 tcg_gen_not_i64(t0, arg2);
1498 tcg_gen_and_i64(ret, arg1, t0);
1499 tcg_temp_free_i64(t0);
1502 static inline void tcg_gen_eqv_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
1504 TCGv_i32 t0;
1505 t0 = tcg_temp_new_i32();
1506 tcg_gen_xor_i32(t0, arg1, arg2);
1507 tcg_gen_not_i32(ret, t0);
1508 tcg_temp_free_i32(t0);
1511 static inline void tcg_gen_eqv_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
1513 TCGv_i64 t0;
1514 t0 = tcg_temp_new_i64();
1515 tcg_gen_xor_i64(t0, arg1, arg2);
1516 tcg_gen_not_i64(ret, t0);
1517 tcg_temp_free_i64(t0);
1520 static inline void tcg_gen_nand_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
1522 TCGv_i32 t0;
1523 t0 = tcg_temp_new_i32();
1524 tcg_gen_and_i32(t0, arg1, arg2);
1525 tcg_gen_not_i32(ret, t0);
1526 tcg_temp_free_i32(t0);
1529 static inline void tcg_gen_nand_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
1531 TCGv_i64 t0;
1532 t0 = tcg_temp_new_i64();
1533 tcg_gen_and_i64(t0, arg1, arg2);
1534 tcg_gen_not_i64(ret, t0);
1535 tcg_temp_free_i64(t0);
1538 static inline void tcg_gen_nor_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
1540 TCGv_i32 t0;
1541 t0 = tcg_temp_new_i32();
1542 tcg_gen_or_i32(t0, arg1, arg2);
1543 tcg_gen_not_i32(ret, t0);
1544 tcg_temp_free_i32(t0);
1547 static inline void tcg_gen_nor_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
1549 TCGv_i64 t0;
1550 t0 = tcg_temp_new_i64();
1551 tcg_gen_or_i64(t0, arg1, arg2);
1552 tcg_gen_not_i64(ret, t0);
1553 tcg_temp_free_i64(t0);
1556 static inline void tcg_gen_orc_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
1558 TCGv_i32 t0;
1559 t0 = tcg_temp_new_i32();
1560 tcg_gen_not_i32(t0, arg2);
1561 tcg_gen_or_i32(ret, arg1, t0);
1562 tcg_temp_free_i32(t0);
1565 static inline void tcg_gen_orc_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
1567 TCGv_i64 t0;
1568 t0 = tcg_temp_new_i64();
1569 tcg_gen_not_i64(t0, arg2);
1570 tcg_gen_or_i64(ret, arg1, t0);
1571 tcg_temp_free_i64(t0);
1574 static inline void tcg_gen_rotl_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
1576 #ifdef TCG_TARGET_HAS_rot_i32
1577 tcg_gen_op3_i32(INDEX_op_rotl_i32, ret, arg1, arg2);
1578 #else
1579 TCGv_i32 t0, t1;
1581 t0 = tcg_temp_new_i32();
1582 t1 = tcg_temp_new_i32();
1583 tcg_gen_shl_i32(t0, arg1, arg2);
1584 tcg_gen_subfi_i32(t1, 32, arg2);
1585 tcg_gen_shr_i32(t1, arg1, t1);
1586 tcg_gen_or_i32(ret, t0, t1);
1587 tcg_temp_free_i32(t0);
1588 tcg_temp_free_i32(t1);
1589 #endif
1592 static inline void tcg_gen_rotl_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
1594 #ifdef TCG_TARGET_HAS_rot_i64
1595 tcg_gen_op3_i64(INDEX_op_rotl_i64, ret, arg1, arg2);
1596 #else
1597 TCGv_i64 t0, t1;
1599 t0 = tcg_temp_new_i64();
1600 t1 = tcg_temp_new_i64();
1601 tcg_gen_shl_i64(t0, arg1, arg2);
1602 tcg_gen_subfi_i64(t1, 64, arg2);
1603 tcg_gen_shr_i64(t1, arg1, t1);
1604 tcg_gen_or_i64(ret, t0, t1);
1605 tcg_temp_free_i64(t0);
1606 tcg_temp_free_i64(t1);
1607 #endif
1610 static inline void tcg_gen_rotli_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2)
1612 /* some cases can be optimized here */
1613 if (arg2 == 0) {
1614 tcg_gen_mov_i32(ret, arg1);
1615 } else {
1616 #ifdef TCG_TARGET_HAS_rot_i32
1617 TCGv_i32 t0 = tcg_const_i32(arg2);
1618 tcg_gen_rotl_i32(ret, arg1, t0);
1619 tcg_temp_free_i32(t0);
1620 #else
1621 TCGv_i32 t0, t1;
1622 t0 = tcg_temp_new_i32();
1623 t1 = tcg_temp_new_i32();
1624 tcg_gen_shli_i32(t0, arg1, arg2);
1625 tcg_gen_shri_i32(t1, arg1, 32 - arg2);
1626 tcg_gen_or_i32(ret, t0, t1);
1627 tcg_temp_free_i32(t0);
1628 tcg_temp_free_i32(t1);
1629 #endif
1633 static inline void tcg_gen_rotli_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2)
1635 /* some cases can be optimized here */
1636 if (arg2 == 0) {
1637 tcg_gen_mov_i64(ret, arg1);
1638 } else {
1639 #ifdef TCG_TARGET_HAS_rot_i64
1640 TCGv_i64 t0 = tcg_const_i64(arg2);
1641 tcg_gen_rotl_i64(ret, arg1, t0);
1642 tcg_temp_free_i64(t0);
1643 #else
1644 TCGv_i64 t0, t1;
1645 t0 = tcg_temp_new_i64();
1646 t1 = tcg_temp_new_i64();
1647 tcg_gen_shli_i64(t0, arg1, arg2);
1648 tcg_gen_shri_i64(t1, arg1, 64 - arg2);
1649 tcg_gen_or_i64(ret, t0, t1);
1650 tcg_temp_free_i64(t0);
1651 tcg_temp_free_i64(t1);
1652 #endif
1656 static inline void tcg_gen_rotr_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
1658 #ifdef TCG_TARGET_HAS_rot_i32
1659 tcg_gen_op3_i32(INDEX_op_rotr_i32, ret, arg1, arg2);
1660 #else
1661 TCGv_i32 t0, t1;
1663 t0 = tcg_temp_new_i32();
1664 t1 = tcg_temp_new_i32();
1665 tcg_gen_shr_i32(t0, arg1, arg2);
1666 tcg_gen_subfi_i32(t1, 32, arg2);
1667 tcg_gen_shl_i32(t1, arg1, t1);
1668 tcg_gen_or_i32(ret, t0, t1);
1669 tcg_temp_free_i32(t0);
1670 tcg_temp_free_i32(t1);
1671 #endif
1674 static inline void tcg_gen_rotr_i64(TCGv_i64 ret, TCGv_i64 arg1, TCGv_i64 arg2)
1676 #ifdef TCG_TARGET_HAS_rot_i64
1677 tcg_gen_op3_i64(INDEX_op_rotr_i64, ret, arg1, arg2);
1678 #else
1679 TCGv_i64 t0, t1;
1681 t0 = tcg_temp_new_i64();
1682 t1 = tcg_temp_new_i64();
1683 tcg_gen_shl_i64(t0, arg1, arg2);
1684 tcg_gen_subfi_i64(t1, 64, arg2);
1685 tcg_gen_shl_i64(t1, arg1, t1);
1686 tcg_gen_or_i64(ret, t0, t1);
1687 tcg_temp_free_i64(t0);
1688 tcg_temp_free_i64(t1);
1689 #endif
1692 static inline void tcg_gen_rotri_i32(TCGv_i32 ret, TCGv_i32 arg1, int32_t arg2)
1694 /* some cases can be optimized here */
1695 if (arg2 == 0) {
1696 tcg_gen_mov_i32(ret, arg1);
1697 } else {
1698 tcg_gen_rotli_i32(ret, arg1, 32 - arg2);
1702 static inline void tcg_gen_rotri_i64(TCGv_i64 ret, TCGv_i64 arg1, int64_t arg2)
1704 /* some cases can be optimized here */
1705 if (arg2 == 0) {
1706 tcg_gen_mov_i64(ret, arg1);
1707 } else {
1708 tcg_gen_rotli_i64(ret, arg1, 64 - arg2);
1712 /***************************************/
1713 /* QEMU specific operations. Their type depend on the QEMU CPU
1714 type. */
1715 #ifndef TARGET_LONG_BITS
1716 #error must include QEMU headers
1717 #endif
1719 #if TARGET_LONG_BITS == 32
1720 #define TCGv TCGv_i32
1721 #define tcg_temp_new() tcg_temp_new_i32()
1722 #define tcg_global_reg_new tcg_global_reg_new_i32
1723 #define tcg_global_mem_new tcg_global_mem_new_i32
1724 #define tcg_temp_local_new() tcg_temp_local_new_i32()
1725 #define tcg_temp_free tcg_temp_free_i32
1726 #define tcg_gen_qemu_ldst_op tcg_gen_op3i_i32
1727 #define tcg_gen_qemu_ldst_op_i64 tcg_gen_qemu_ldst_op_i64_i32
1728 #define TCGV_UNUSED(x) TCGV_UNUSED_I32(x)
1729 #define TCGV_EQUAL(a, b) (GET_TCGV_I32(a) == GET_TCGV_I32(b))
1730 #else
1731 #define TCGv TCGv_i64
1732 #define tcg_temp_new() tcg_temp_new_i64()
1733 #define tcg_global_reg_new tcg_global_reg_new_i64
1734 #define tcg_global_mem_new tcg_global_mem_new_i64
1735 #define tcg_temp_local_new() tcg_temp_local_new_i64()
1736 #define tcg_temp_free tcg_temp_free_i64
1737 #define tcg_gen_qemu_ldst_op tcg_gen_op3i_i64
1738 #define tcg_gen_qemu_ldst_op_i64 tcg_gen_qemu_ldst_op_i64_i64
1739 #define TCGV_UNUSED(x) TCGV_UNUSED_I64(x)
1740 #define TCGV_EQUAL(a, b) (GET_TCGV_I64(a) == GET_TCGV_I64(b))
1741 #endif
1743 /* debug info: write the PC of the corresponding QEMU CPU instruction */
1744 static inline void tcg_gen_debug_insn_start(uint64_t pc)
1746 /* XXX: must really use a 32 bit size for TCGArg in all cases */
1747 #if TARGET_LONG_BITS > TCG_TARGET_REG_BITS
1748 tcg_gen_op2ii(INDEX_op_debug_insn_start,
1749 (uint32_t)(pc), (uint32_t)(pc >> 32));
1750 #else
1751 tcg_gen_op1i(INDEX_op_debug_insn_start, pc);
1752 #endif
1755 static inline void tcg_gen_exit_tb(tcg_target_long val)
1757 tcg_gen_op1i(INDEX_op_exit_tb, val);
1760 static inline void tcg_gen_goto_tb(int idx)
1762 tcg_gen_op1i(INDEX_op_goto_tb, idx);
1765 #if TCG_TARGET_REG_BITS == 32
1766 static inline void tcg_gen_qemu_ld8u(TCGv ret, TCGv addr, int mem_index)
1768 #if TARGET_LONG_BITS == 32
1769 tcg_gen_op3i_i32(INDEX_op_qemu_ld8u, ret, addr, mem_index);
1770 #else
1771 tcg_gen_op4i_i32(INDEX_op_qemu_ld8u, TCGV_LOW(ret), TCGV_LOW(addr),
1772 TCGV_HIGH(addr), mem_index);
1773 tcg_gen_movi_i32(TCGV_HIGH(ret), 0);
1774 #endif
1777 static inline void tcg_gen_qemu_ld8s(TCGv ret, TCGv addr, int mem_index)
1779 #if TARGET_LONG_BITS == 32
1780 tcg_gen_op3i_i32(INDEX_op_qemu_ld8s, ret, addr, mem_index);
1781 #else
1782 tcg_gen_op4i_i32(INDEX_op_qemu_ld8s, TCGV_LOW(ret), TCGV_LOW(addr),
1783 TCGV_HIGH(addr), mem_index);
1784 tcg_gen_sari_i32(TCGV_HIGH(ret), TCGV_LOW(ret), 31);
1785 #endif
1788 static inline void tcg_gen_qemu_ld16u(TCGv ret, TCGv addr, int mem_index)
1790 #if TARGET_LONG_BITS == 32
1791 tcg_gen_op3i_i32(INDEX_op_qemu_ld16u, ret, addr, mem_index);
1792 #else
1793 tcg_gen_op4i_i32(INDEX_op_qemu_ld16u, TCGV_LOW(ret), TCGV_LOW(addr),
1794 TCGV_HIGH(addr), mem_index);
1795 tcg_gen_movi_i32(TCGV_HIGH(ret), 0);
1796 #endif
1799 static inline void tcg_gen_qemu_ld16s(TCGv ret, TCGv addr, int mem_index)
1801 #if TARGET_LONG_BITS == 32
1802 tcg_gen_op3i_i32(INDEX_op_qemu_ld16s, ret, addr, mem_index);
1803 #else
1804 tcg_gen_op4i_i32(INDEX_op_qemu_ld16s, TCGV_LOW(ret), TCGV_LOW(addr),
1805 TCGV_HIGH(addr), mem_index);
1806 tcg_gen_sari_i32(TCGV_HIGH(ret), TCGV_LOW(ret), 31);
1807 #endif
1810 static inline void tcg_gen_qemu_ld32u(TCGv ret, TCGv addr, int mem_index)
1812 #if TARGET_LONG_BITS == 32
1813 tcg_gen_op3i_i32(INDEX_op_qemu_ld32u, ret, addr, mem_index);
1814 #else
1815 tcg_gen_op4i_i32(INDEX_op_qemu_ld32u, TCGV_LOW(ret), TCGV_LOW(addr),
1816 TCGV_HIGH(addr), mem_index);
1817 tcg_gen_movi_i32(TCGV_HIGH(ret), 0);
1818 #endif
1821 static inline void tcg_gen_qemu_ld32s(TCGv ret, TCGv addr, int mem_index)
1823 #if TARGET_LONG_BITS == 32
1824 tcg_gen_op3i_i32(INDEX_op_qemu_ld32u, ret, addr, mem_index);
1825 #else
1826 tcg_gen_op4i_i32(INDEX_op_qemu_ld32u, TCGV_LOW(ret), TCGV_LOW(addr),
1827 TCGV_HIGH(addr), mem_index);
1828 tcg_gen_sari_i32(TCGV_HIGH(ret), TCGV_LOW(ret), 31);
1829 #endif
1832 static inline void tcg_gen_qemu_ld64(TCGv_i64 ret, TCGv addr, int mem_index)
1834 #if TARGET_LONG_BITS == 32
1835 tcg_gen_op4i_i32(INDEX_op_qemu_ld64, TCGV_LOW(ret), TCGV_HIGH(ret), addr, mem_index);
1836 #else
1837 tcg_gen_op5i_i32(INDEX_op_qemu_ld64, TCGV_LOW(ret), TCGV_HIGH(ret),
1838 TCGV_LOW(addr), TCGV_HIGH(addr), mem_index);
1839 #endif
1842 static inline void tcg_gen_qemu_st8(TCGv arg, TCGv addr, int mem_index)
1844 #if TARGET_LONG_BITS == 32
1845 tcg_gen_op3i_i32(INDEX_op_qemu_st8, arg, addr, mem_index);
1846 #else
1847 tcg_gen_op4i_i32(INDEX_op_qemu_st8, TCGV_LOW(arg), TCGV_LOW(addr),
1848 TCGV_HIGH(addr), mem_index);
1849 #endif
1852 static inline void tcg_gen_qemu_st16(TCGv arg, TCGv addr, int mem_index)
1854 #if TARGET_LONG_BITS == 32
1855 tcg_gen_op3i_i32(INDEX_op_qemu_st16, arg, addr, mem_index);
1856 #else
1857 tcg_gen_op4i_i32(INDEX_op_qemu_st16, TCGV_LOW(arg), TCGV_LOW(addr),
1858 TCGV_HIGH(addr), mem_index);
1859 #endif
1862 static inline void tcg_gen_qemu_st32(TCGv arg, TCGv addr, int mem_index)
1864 #if TARGET_LONG_BITS == 32
1865 tcg_gen_op3i_i32(INDEX_op_qemu_st32, arg, addr, mem_index);
1866 #else
1867 tcg_gen_op4i_i32(INDEX_op_qemu_st32, TCGV_LOW(arg), TCGV_LOW(addr),
1868 TCGV_HIGH(addr), mem_index);
1869 #endif
1872 static inline void tcg_gen_qemu_st64(TCGv_i64 arg, TCGv addr, int mem_index)
1874 #if TARGET_LONG_BITS == 32
1875 tcg_gen_op4i_i32(INDEX_op_qemu_st64, TCGV_LOW(arg), TCGV_HIGH(arg), addr,
1876 mem_index);
1877 #else
1878 tcg_gen_op5i_i32(INDEX_op_qemu_st64, TCGV_LOW(arg), TCGV_HIGH(arg),
1879 TCGV_LOW(addr), TCGV_HIGH(addr), mem_index);
1880 #endif
1883 #define tcg_gen_ld_ptr tcg_gen_ld_i32
1884 #define tcg_gen_discard_ptr tcg_gen_discard_i32
1886 #else /* TCG_TARGET_REG_BITS == 32 */
1888 static inline void tcg_gen_qemu_ld8u(TCGv ret, TCGv addr, int mem_index)
1890 tcg_gen_qemu_ldst_op(INDEX_op_qemu_ld8u, ret, addr, mem_index);
1893 static inline void tcg_gen_qemu_ld8s(TCGv ret, TCGv addr, int mem_index)
1895 tcg_gen_qemu_ldst_op(INDEX_op_qemu_ld8s, ret, addr, mem_index);
1898 static inline void tcg_gen_qemu_ld16u(TCGv ret, TCGv addr, int mem_index)
1900 tcg_gen_qemu_ldst_op(INDEX_op_qemu_ld16u, ret, addr, mem_index);
1903 static inline void tcg_gen_qemu_ld16s(TCGv ret, TCGv addr, int mem_index)
1905 tcg_gen_qemu_ldst_op(INDEX_op_qemu_ld16s, ret, addr, mem_index);
1908 static inline void tcg_gen_qemu_ld32u(TCGv ret, TCGv addr, int mem_index)
1910 tcg_gen_qemu_ldst_op(INDEX_op_qemu_ld32u, ret, addr, mem_index);
1913 static inline void tcg_gen_qemu_ld32s(TCGv ret, TCGv addr, int mem_index)
1915 tcg_gen_qemu_ldst_op(INDEX_op_qemu_ld32s, ret, addr, mem_index);
1918 static inline void tcg_gen_qemu_ld64(TCGv_i64 ret, TCGv addr, int mem_index)
1920 tcg_gen_qemu_ldst_op_i64(INDEX_op_qemu_ld64, ret, addr, mem_index);
1923 static inline void tcg_gen_qemu_st8(TCGv arg, TCGv addr, int mem_index)
1925 tcg_gen_qemu_ldst_op(INDEX_op_qemu_st8, arg, addr, mem_index);
1928 static inline void tcg_gen_qemu_st16(TCGv arg, TCGv addr, int mem_index)
1930 tcg_gen_qemu_ldst_op(INDEX_op_qemu_st16, arg, addr, mem_index);
1933 static inline void tcg_gen_qemu_st32(TCGv arg, TCGv addr, int mem_index)
1935 tcg_gen_qemu_ldst_op(INDEX_op_qemu_st32, arg, addr, mem_index);
1938 static inline void tcg_gen_qemu_st64(TCGv_i64 arg, TCGv addr, int mem_index)
1940 tcg_gen_qemu_ldst_op_i64(INDEX_op_qemu_st64, arg, addr, mem_index);
1943 #define tcg_gen_ld_ptr tcg_gen_ld_i64
1944 #define tcg_gen_discard_ptr tcg_gen_discard_i64
1946 #endif /* TCG_TARGET_REG_BITS != 32 */
1948 #if TARGET_LONG_BITS == 64
1949 #define TCG_TYPE_TL TCG_TYPE_I64
1950 #define tcg_gen_movi_tl tcg_gen_movi_i64
1951 #define tcg_gen_mov_tl tcg_gen_mov_i64
1952 #define tcg_gen_ld8u_tl tcg_gen_ld8u_i64
1953 #define tcg_gen_ld8s_tl tcg_gen_ld8s_i64
1954 #define tcg_gen_ld16u_tl tcg_gen_ld16u_i64
1955 #define tcg_gen_ld16s_tl tcg_gen_ld16s_i64
1956 #define tcg_gen_ld32u_tl tcg_gen_ld32u_i64
1957 #define tcg_gen_ld32s_tl tcg_gen_ld32s_i64
1958 #define tcg_gen_ld_tl tcg_gen_ld_i64
1959 #define tcg_gen_st8_tl tcg_gen_st8_i64
1960 #define tcg_gen_st16_tl tcg_gen_st16_i64
1961 #define tcg_gen_st32_tl tcg_gen_st32_i64
1962 #define tcg_gen_st_tl tcg_gen_st_i64
1963 #define tcg_gen_add_tl tcg_gen_add_i64
1964 #define tcg_gen_addi_tl tcg_gen_addi_i64
1965 #define tcg_gen_sub_tl tcg_gen_sub_i64
1966 #define tcg_gen_neg_tl tcg_gen_neg_i64
1967 #define tcg_gen_subfi_tl tcg_gen_subfi_i64
1968 #define tcg_gen_subi_tl tcg_gen_subi_i64
1969 #define tcg_gen_and_tl tcg_gen_and_i64
1970 #define tcg_gen_andi_tl tcg_gen_andi_i64
1971 #define tcg_gen_or_tl tcg_gen_or_i64
1972 #define tcg_gen_ori_tl tcg_gen_ori_i64
1973 #define tcg_gen_xor_tl tcg_gen_xor_i64
1974 #define tcg_gen_xori_tl tcg_gen_xori_i64
1975 #define tcg_gen_not_tl tcg_gen_not_i64
1976 #define tcg_gen_shl_tl tcg_gen_shl_i64
1977 #define tcg_gen_shli_tl tcg_gen_shli_i64
1978 #define tcg_gen_shr_tl tcg_gen_shr_i64
1979 #define tcg_gen_shri_tl tcg_gen_shri_i64
1980 #define tcg_gen_sar_tl tcg_gen_sar_i64
1981 #define tcg_gen_sari_tl tcg_gen_sari_i64
1982 #define tcg_gen_brcond_tl tcg_gen_brcond_i64
1983 #define tcg_gen_brcondi_tl tcg_gen_brcondi_i64
1984 #define tcg_gen_mul_tl tcg_gen_mul_i64
1985 #define tcg_gen_muli_tl tcg_gen_muli_i64
1986 #define tcg_gen_discard_tl tcg_gen_discard_i64
1987 #define tcg_gen_trunc_tl_i32 tcg_gen_trunc_i64_i32
1988 #define tcg_gen_trunc_i64_tl tcg_gen_mov_i64
1989 #define tcg_gen_extu_i32_tl tcg_gen_extu_i32_i64
1990 #define tcg_gen_ext_i32_tl tcg_gen_ext_i32_i64
1991 #define tcg_gen_extu_tl_i64 tcg_gen_mov_i64
1992 #define tcg_gen_ext_tl_i64 tcg_gen_mov_i64
1993 #define tcg_gen_ext8u_tl tcg_gen_ext8u_i64
1994 #define tcg_gen_ext8s_tl tcg_gen_ext8s_i64
1995 #define tcg_gen_ext16u_tl tcg_gen_ext16u_i64
1996 #define tcg_gen_ext16s_tl tcg_gen_ext16s_i64
1997 #define tcg_gen_ext32u_tl tcg_gen_ext32u_i64
1998 #define tcg_gen_ext32s_tl tcg_gen_ext32s_i64
1999 #define tcg_gen_concat_tl_i64 tcg_gen_concat32_i64
2000 #define tcg_gen_andc_tl tcg_gen_andc_i64
2001 #define tcg_gen_eqv_tl tcg_gen_eqv_i64
2002 #define tcg_gen_nand_tl tcg_gen_nand_i64
2003 #define tcg_gen_nor_tl tcg_gen_nor_i64
2004 #define tcg_gen_orc_tl tcg_gen_orc_i64
2005 #define tcg_gen_rotl_tl tcg_gen_rotl_i64
2006 #define tcg_gen_rotli_tl tcg_gen_rotli_i64
2007 #define tcg_gen_rotr_tl tcg_gen_rotr_i64
2008 #define tcg_gen_rotri_tl tcg_gen_rotri_i64
2009 #define tcg_const_tl tcg_const_i64
2010 #define tcg_const_local_tl tcg_const_local_i64
2011 #else
2012 #define TCG_TYPE_TL TCG_TYPE_I32
2013 #define tcg_gen_movi_tl tcg_gen_movi_i32
2014 #define tcg_gen_mov_tl tcg_gen_mov_i32
2015 #define tcg_gen_ld8u_tl tcg_gen_ld8u_i32
2016 #define tcg_gen_ld8s_tl tcg_gen_ld8s_i32
2017 #define tcg_gen_ld16u_tl tcg_gen_ld16u_i32
2018 #define tcg_gen_ld16s_tl tcg_gen_ld16s_i32
2019 #define tcg_gen_ld32u_tl tcg_gen_ld_i32
2020 #define tcg_gen_ld32s_tl tcg_gen_ld_i32
2021 #define tcg_gen_ld_tl tcg_gen_ld_i32
2022 #define tcg_gen_st8_tl tcg_gen_st8_i32
2023 #define tcg_gen_st16_tl tcg_gen_st16_i32
2024 #define tcg_gen_st32_tl tcg_gen_st_i32
2025 #define tcg_gen_st_tl tcg_gen_st_i32
2026 #define tcg_gen_add_tl tcg_gen_add_i32
2027 #define tcg_gen_addi_tl tcg_gen_addi_i32
2028 #define tcg_gen_sub_tl tcg_gen_sub_i32
2029 #define tcg_gen_neg_tl tcg_gen_neg_i32
2030 #define tcg_gen_subfi_tl tcg_gen_subfi_i32
2031 #define tcg_gen_subi_tl tcg_gen_subi_i32
2032 #define tcg_gen_and_tl tcg_gen_and_i32
2033 #define tcg_gen_andi_tl tcg_gen_andi_i32
2034 #define tcg_gen_or_tl tcg_gen_or_i32
2035 #define tcg_gen_ori_tl tcg_gen_ori_i32
2036 #define tcg_gen_xor_tl tcg_gen_xor_i32
2037 #define tcg_gen_xori_tl tcg_gen_xori_i32
2038 #define tcg_gen_not_tl tcg_gen_not_i32
2039 #define tcg_gen_shl_tl tcg_gen_shl_i32
2040 #define tcg_gen_shli_tl tcg_gen_shli_i32
2041 #define tcg_gen_shr_tl tcg_gen_shr_i32
2042 #define tcg_gen_shri_tl tcg_gen_shri_i32
2043 #define tcg_gen_sar_tl tcg_gen_sar_i32
2044 #define tcg_gen_sari_tl tcg_gen_sari_i32
2045 #define tcg_gen_brcond_tl tcg_gen_brcond_i32
2046 #define tcg_gen_brcondi_tl tcg_gen_brcondi_i32
2047 #define tcg_gen_mul_tl tcg_gen_mul_i32
2048 #define tcg_gen_muli_tl tcg_gen_muli_i32
2049 #define tcg_gen_discard_tl tcg_gen_discard_i32
2050 #define tcg_gen_trunc_tl_i32 tcg_gen_mov_i32
2051 #define tcg_gen_trunc_i64_tl tcg_gen_trunc_i64_i32
2052 #define tcg_gen_extu_i32_tl tcg_gen_mov_i32
2053 #define tcg_gen_ext_i32_tl tcg_gen_mov_i32
2054 #define tcg_gen_extu_tl_i64 tcg_gen_extu_i32_i64
2055 #define tcg_gen_ext_tl_i64 tcg_gen_ext_i32_i64
2056 #define tcg_gen_ext8u_tl tcg_gen_ext8u_i32
2057 #define tcg_gen_ext8s_tl tcg_gen_ext8s_i32
2058 #define tcg_gen_ext16u_tl tcg_gen_ext16u_i32
2059 #define tcg_gen_ext16s_tl tcg_gen_ext16s_i32
2060 #define tcg_gen_ext32u_tl tcg_gen_mov_i32
2061 #define tcg_gen_ext32s_tl tcg_gen_mov_i32
2062 #define tcg_gen_concat_tl_i64 tcg_gen_concat_i32_i64
2063 #define tcg_gen_andc_tl tcg_gen_andc_i32
2064 #define tcg_gen_eqv_tl tcg_gen_eqv_i32
2065 #define tcg_gen_nand_tl tcg_gen_nand_i32
2066 #define tcg_gen_nor_tl tcg_gen_nor_i32
2067 #define tcg_gen_orc_tl tcg_gen_orc_i32
2068 #define tcg_gen_rotl_tl tcg_gen_rotl_i32
2069 #define tcg_gen_rotli_tl tcg_gen_rotli_i32
2070 #define tcg_gen_rotr_tl tcg_gen_rotr_i32
2071 #define tcg_gen_rotri_tl tcg_gen_rotri_i32
2072 #define tcg_const_tl tcg_const_i32
2073 #define tcg_const_local_tl tcg_const_local_i32
2074 #endif
2076 #if TCG_TARGET_REG_BITS == 32
2077 #define tcg_gen_add_ptr tcg_gen_add_i32
2078 #define tcg_gen_addi_ptr tcg_gen_addi_i32
2079 #define tcg_gen_ext_i32_ptr tcg_gen_mov_i32
2080 #else /* TCG_TARGET_REG_BITS == 32 */
2081 #define tcg_gen_add_ptr tcg_gen_add_i64
2082 #define tcg_gen_addi_ptr tcg_gen_addi_i64
2083 #define tcg_gen_ext_i32_ptr tcg_gen_ext_i32_i64
2084 #endif /* TCG_TARGET_REG_BITS != 32 */