Add missing FORCE_RET()
[qemu/mini2440.git] / target-sparc / cpu.h
blob28efab758f64dce58b91d9cf3da2753ab32a5662
1 #ifndef CPU_SPARC_H
2 #define CPU_SPARC_H
4 #include "config.h"
6 #if !defined(TARGET_SPARC64)
7 #define TARGET_LONG_BITS 32
8 #define TARGET_FPREGS 32
9 #define TARGET_PAGE_BITS 12 /* 4k */
10 #else
11 #define TARGET_LONG_BITS 64
12 #define TARGET_FPREGS 64
13 #define TARGET_PAGE_BITS 12 /* XXX */
14 #endif
15 #define TARGET_FPREG_T float
17 #include "cpu-defs.h"
19 #include "softfloat.h"
21 #define TARGET_HAS_ICE 1
23 /*#define EXCP_INTERRUPT 0x100*/
25 /* trap definitions */
26 #ifndef TARGET_SPARC64
27 #define TT_TFAULT 0x01
28 #define TT_ILL_INSN 0x02
29 #define TT_PRIV_INSN 0x03
30 #define TT_NFPU_INSN 0x04
31 #define TT_WIN_OVF 0x05
32 #define TT_WIN_UNF 0x06
33 #define TT_FP_EXCP 0x08
34 #define TT_DFAULT 0x09
35 #define TT_EXTINT 0x10
36 #define TT_DIV_ZERO 0x2a
37 #define TT_TRAP 0x80
38 #else
39 #define TT_TFAULT 0x08
40 #define TT_TMISS 0x09
41 #define TT_ILL_INSN 0x10
42 #define TT_PRIV_INSN 0x11
43 #define TT_NFPU_INSN 0x20
44 #define TT_FP_EXCP 0x21
45 #define TT_CLRWIN 0x24
46 #define TT_DIV_ZERO 0x28
47 #define TT_DFAULT 0x30
48 #define TT_DMISS 0x31
49 #define TT_DPROT 0x32
50 #define TT_PRIV_ACT 0x37
51 #define TT_EXTINT 0x40
52 #define TT_SPILL 0x80
53 #define TT_FILL 0xc0
54 #define TT_WOTHER 0x10
55 #define TT_TRAP 0x100
56 #endif
58 #define PSR_NEG (1<<23)
59 #define PSR_ZERO (1<<22)
60 #define PSR_OVF (1<<21)
61 #define PSR_CARRY (1<<20)
62 #define PSR_ICC (PSR_NEG|PSR_ZERO|PSR_OVF|PSR_CARRY)
63 #define PSR_EF (1<<12)
64 #define PSR_PIL 0xf00
65 #define PSR_S (1<<7)
66 #define PSR_PS (1<<6)
67 #define PSR_ET (1<<5)
68 #define PSR_CWP 0x1f
70 /* Trap base register */
71 #define TBR_BASE_MASK 0xfffff000
73 #if defined(TARGET_SPARC64)
74 #define PS_IG (1<<11)
75 #define PS_MG (1<<10)
76 #define PS_RED (1<<5)
77 #define PS_PEF (1<<4)
78 #define PS_AM (1<<3)
79 #define PS_PRIV (1<<2)
80 #define PS_IE (1<<1)
81 #define PS_AG (1<<0)
82 #endif
84 /* Fcc */
85 #define FSR_RD1 (1<<31)
86 #define FSR_RD0 (1<<30)
87 #define FSR_RD_MASK (FSR_RD1 | FSR_RD0)
88 #define FSR_RD_NEAREST 0
89 #define FSR_RD_ZERO FSR_RD0
90 #define FSR_RD_POS FSR_RD1
91 #define FSR_RD_NEG (FSR_RD1 | FSR_RD0)
93 #define FSR_NVM (1<<27)
94 #define FSR_OFM (1<<26)
95 #define FSR_UFM (1<<25)
96 #define FSR_DZM (1<<24)
97 #define FSR_NXM (1<<23)
98 #define FSR_TEM_MASK (FSR_NVM | FSR_OFM | FSR_UFM | FSR_DZM | FSR_NXM)
100 #define FSR_NVA (1<<9)
101 #define FSR_OFA (1<<8)
102 #define FSR_UFA (1<<7)
103 #define FSR_DZA (1<<6)
104 #define FSR_NXA (1<<5)
105 #define FSR_AEXC_MASK (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
107 #define FSR_NVC (1<<4)
108 #define FSR_OFC (1<<3)
109 #define FSR_UFC (1<<2)
110 #define FSR_DZC (1<<1)
111 #define FSR_NXC (1<<0)
112 #define FSR_CEXC_MASK (FSR_NVC | FSR_OFC | FSR_UFC | FSR_DZC | FSR_NXC)
114 #define FSR_FTT2 (1<<16)
115 #define FSR_FTT1 (1<<15)
116 #define FSR_FTT0 (1<<14)
117 #define FSR_FTT_MASK (FSR_FTT2 | FSR_FTT1 | FSR_FTT0)
118 #define FSR_FTT_IEEE_EXCP (1 << 14)
119 #define FSR_FTT_UNIMPFPOP (3 << 14)
120 #define FSR_FTT_INVAL_FPR (6 << 14)
122 #define FSR_FCC1 (1<<11)
123 #define FSR_FCC0 (1<<10)
125 /* MMU */
126 #define MMU_E (1<<0)
127 #define MMU_NF (1<<1)
129 #define PTE_ENTRYTYPE_MASK 3
130 #define PTE_ACCESS_MASK 0x1c
131 #define PTE_ACCESS_SHIFT 2
132 #define PTE_PPN_SHIFT 7
133 #define PTE_ADDR_MASK 0xffffff00
135 #define PG_ACCESSED_BIT 5
136 #define PG_MODIFIED_BIT 6
137 #define PG_CACHE_BIT 7
139 #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
140 #define PG_MODIFIED_MASK (1 << PG_MODIFIED_BIT)
141 #define PG_CACHE_MASK (1 << PG_CACHE_BIT)
143 /* 2 <= NWINDOWS <= 32. In QEMU it must also be a power of two. */
144 #define NWINDOWS 8
146 typedef struct CPUSPARCState {
147 target_ulong gregs[8]; /* general registers */
148 target_ulong *regwptr; /* pointer to current register window */
149 TARGET_FPREG_T fpr[TARGET_FPREGS]; /* floating point registers */
150 target_ulong pc; /* program counter */
151 target_ulong npc; /* next program counter */
152 target_ulong y; /* multiply/divide register */
153 uint32_t psr; /* processor state register */
154 target_ulong fsr; /* FPU state register */
155 uint32_t cwp; /* index of current register window (extracted
156 from PSR) */
157 uint32_t wim; /* window invalid mask */
158 target_ulong tbr; /* trap base register */
159 int psrs; /* supervisor mode (extracted from PSR) */
160 int psrps; /* previous supervisor mode */
161 int psret; /* enable traps */
162 uint32_t psrpil; /* interrupt level */
163 int psref; /* enable fpu */
164 jmp_buf jmp_env;
165 int user_mode_only;
166 int exception_index;
167 int interrupt_index;
168 int interrupt_request;
169 int halted;
170 /* NOTE: we allow 8 more registers to handle wrapping */
171 target_ulong regbase[NWINDOWS * 16 + 8];
173 CPU_COMMON
175 /* MMU regs */
176 #if defined(TARGET_SPARC64)
177 uint64_t lsu;
178 #define DMMU_E 0x8
179 #define IMMU_E 0x4
180 uint64_t immuregs[16];
181 uint64_t dmmuregs[16];
182 uint64_t itlb_tag[64];
183 uint64_t itlb_tte[64];
184 uint64_t dtlb_tag[64];
185 uint64_t dtlb_tte[64];
186 #else
187 uint32_t mmuregs[16];
188 #endif
189 /* temporary float registers */
190 float ft0, ft1;
191 double dt0, dt1;
192 float_status fp_status;
193 #if defined(TARGET_SPARC64)
194 #define MAXTL 4
195 uint64_t t0, t1, t2;
196 uint64_t tpc[MAXTL];
197 uint64_t tnpc[MAXTL];
198 uint64_t tstate[MAXTL];
199 uint32_t tt[MAXTL];
200 uint32_t xcc; /* Extended integer condition codes */
201 uint32_t asi;
202 uint32_t pstate;
203 uint32_t tl;
204 uint32_t cansave, canrestore, otherwin, wstate, cleanwin;
205 uint64_t agregs[8]; /* alternate general registers */
206 uint64_t bgregs[8]; /* backup for normal global registers */
207 uint64_t igregs[8]; /* interrupt general registers */
208 uint64_t mgregs[8]; /* mmu general registers */
209 uint64_t version;
210 uint64_t fprs;
211 uint64_t tick_cmpr, stick_cmpr;
212 #endif
213 #if !defined(TARGET_SPARC64) && !defined(reg_T2)
214 target_ulong t2;
215 #endif
216 } CPUSPARCState;
217 #if defined(TARGET_SPARC64)
218 #define GET_FSR32(env) (env->fsr & 0xcfc1ffff)
219 #define PUT_FSR32(env, val) do { uint32_t _tmp = val; \
220 env->fsr = (_tmp & 0xcfc1c3ff) | (env->fsr & 0x3f00000000ULL); \
221 } while (0)
222 #define GET_FSR64(env) (env->fsr & 0x3fcfc1ffffULL)
223 #define PUT_FSR64(env, val) do { uint64_t _tmp = val; \
224 env->fsr = _tmp & 0x3fcfc1c3ffULL; \
225 } while (0)
226 // Manuf 0x17, version 0x11, mask 0 (UltraSparc-II)
227 #define GET_VER(env) ((0x17ULL << 48) | (0x11ULL << 32) | \
228 (0 << 24) | (MAXTL << 8) | (NWINDOWS - 1))
229 #else
230 #define GET_FSR32(env) (env->fsr)
231 #define PUT_FSR32(env, val) do { uint32_t _tmp = val; \
232 env->fsr = _tmp & 0xcfc1ffff; \
233 } while (0)
234 #endif
236 CPUSPARCState *cpu_sparc_init(void);
237 int cpu_sparc_exec(CPUSPARCState *s);
238 int cpu_sparc_close(CPUSPARCState *s);
239 void cpu_get_fp64(uint64_t *pmant, uint16_t *pexp, double f);
240 double cpu_put_fp64(uint64_t mant, uint16_t exp);
242 /* Fake impl 0, version 4 */
243 #define GET_PSR(env) ((0 << 28) | (4 << 24) | (env->psr & PSR_ICC) | \
244 (env->psref? PSR_EF : 0) | \
245 (env->psrpil << 8) | \
246 (env->psrs? PSR_S : 0) | \
247 (env->psrps? PSR_PS : 0) | \
248 (env->psret? PSR_ET : 0) | env->cwp)
250 #ifndef NO_CPU_IO_DEFS
251 void cpu_set_cwp(CPUSPARCState *env1, int new_cwp);
252 #endif
254 #define PUT_PSR(env, val) do { int _tmp = val; \
255 env->psr = _tmp & PSR_ICC; \
256 env->psref = (_tmp & PSR_EF)? 1 : 0; \
257 env->psrpil = (_tmp & PSR_PIL) >> 8; \
258 env->psrs = (_tmp & PSR_S)? 1 : 0; \
259 env->psrps = (_tmp & PSR_PS)? 1 : 0; \
260 env->psret = (_tmp & PSR_ET)? 1 : 0; \
261 cpu_set_cwp(env, _tmp & PSR_CWP & (NWINDOWS - 1)); \
262 } while (0)
264 #ifdef TARGET_SPARC64
265 #define GET_CCR(env) ((env->xcc << 4) | (env->psr & PSR_ICC))
266 #define PUT_CCR(env, val) do { int _tmp = val; \
267 env->xcc = _tmp >> 4; \
268 env->psr = (_tmp & 0xf) << 20; \
269 } while (0)
270 #endif
272 struct siginfo;
273 int cpu_sparc_signal_handler(int hostsignum, struct siginfo *info, void *puc);
275 #include "cpu-all.h"
277 #endif