1 /* Print i386 instructions for GDB, the GNU debugger.
2 Copyright 1988, 1989, 1991, 1993, 1994, 1995, 1996, 1997, 1998, 1999,
4 Free Software Foundation, Inc.
6 This file is part of GDB.
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2 of the License, or
11 (at your option) any later version.
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
18 You should have received a copy of the GNU General Public License
19 along with this program; if not, write to the Free Software
20 Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. */
23 * 80386 instruction printer by Pace Willisson (pace@prep.ai.mit.edu)
25 * modified by John Hassey (hassey@dg-rtp.dg.com)
26 * x86-64 support added by Jan Hubicka (jh@suse.cz)
30 * The main tables describing the instructions is essentially a copy
31 * of the "Opcode Map" chapter (Appendix A) of the Intel 80386
32 * Programmers Manual. Usually, there is a capital letter, followed
33 * by a small letter. The capital letter tell the addressing mode,
34 * and the small letter tells about the operand size. Refer to
35 * the Intel manual for details.
45 #ifndef UNIXWARE_COMPAT
46 /* Set non-zero for broken, compatible instructions. Set to zero for
47 non-broken opcodes. */
48 #define UNIXWARE_COMPAT 1
51 static int fetch_data
PARAMS ((struct disassemble_info
*, bfd_byte
*));
52 static void ckprefix
PARAMS ((void));
53 static const char *prefix_name
PARAMS ((int, int));
54 static int print_insn
PARAMS ((bfd_vma
, disassemble_info
*));
55 static void dofloat
PARAMS ((int));
56 static void OP_ST
PARAMS ((int, int));
57 static void OP_STi
PARAMS ((int, int));
58 static int putop
PARAMS ((const char *, int));
59 static void oappend
PARAMS ((const char *));
60 static void append_seg
PARAMS ((void));
61 static void OP_indirE
PARAMS ((int, int));
62 static void print_operand_value
PARAMS ((char *, int, bfd_vma
));
63 static void OP_E
PARAMS ((int, int));
64 static void OP_G
PARAMS ((int, int));
65 static bfd_vma get64
PARAMS ((void));
66 static bfd_signed_vma get32
PARAMS ((void));
67 static bfd_signed_vma get32s
PARAMS ((void));
68 static int get16
PARAMS ((void));
69 static void set_op
PARAMS ((bfd_vma
, int));
70 static void OP_REG
PARAMS ((int, int));
71 static void OP_IMREG
PARAMS ((int, int));
72 static void OP_I
PARAMS ((int, int));
73 static void OP_I64
PARAMS ((int, int));
74 static void OP_sI
PARAMS ((int, int));
75 static void OP_J
PARAMS ((int, int));
76 static void OP_SEG
PARAMS ((int, int));
77 static void OP_DIR
PARAMS ((int, int));
78 static void OP_OFF
PARAMS ((int, int));
79 static void OP_OFF64
PARAMS ((int, int));
80 static void ptr_reg
PARAMS ((int, int));
81 static void OP_ESreg
PARAMS ((int, int));
82 static void OP_DSreg
PARAMS ((int, int));
83 static void OP_C
PARAMS ((int, int));
84 static void OP_D
PARAMS ((int, int));
85 static void OP_T
PARAMS ((int, int));
86 static void OP_Rd
PARAMS ((int, int));
87 static void OP_MMX
PARAMS ((int, int));
88 static void OP_XMM
PARAMS ((int, int));
89 static void OP_EM
PARAMS ((int, int));
90 static void OP_EX
PARAMS ((int, int));
91 static void OP_MS
PARAMS ((int, int));
92 static void OP_XS
PARAMS ((int, int));
93 static void OP_3DNowSuffix
PARAMS ((int, int));
94 static void OP_SIMD_Suffix
PARAMS ((int, int));
95 static void SIMD_Fixup
PARAMS ((int, int));
96 static void BadOp
PARAMS ((void));
99 /* Points to first byte not fetched. */
100 bfd_byte
*max_fetched
;
101 bfd_byte the_buffer
[MAXLEN
];
107 /* The opcode for the fwait instruction, which we treat as a prefix
109 #define FWAIT_OPCODE (0x9b)
111 /* Set to 1 for 64bit mode disassembly. */
112 static int mode_64bit
;
114 /* Flags for the prefixes for the current instruction. See below. */
117 /* REX prefix the current instruction. See below. */
119 /* Bits of REX we've already used. */
125 /* Mark parts used in the REX prefix. When we are testing for
126 empty prefix (for 8bit register REX extension), just mask it
127 out. Otherwise test for REX bit is excuse for existence of REX
128 only in case value is nonzero. */
129 #define USED_REX(value) \
132 rex_used |= (rex & value) ? (value) | 0x40 : 0; \
137 /* Flags for prefixes which we somehow handled when printing the
138 current instruction. */
139 static int used_prefixes
;
141 /* Flags stored in PREFIXES. */
142 #define PREFIX_REPZ 1
143 #define PREFIX_REPNZ 2
144 #define PREFIX_LOCK 4
146 #define PREFIX_SS 0x10
147 #define PREFIX_DS 0x20
148 #define PREFIX_ES 0x40
149 #define PREFIX_FS 0x80
150 #define PREFIX_GS 0x100
151 #define PREFIX_DATA 0x200
152 #define PREFIX_ADDR 0x400
153 #define PREFIX_FWAIT 0x800
155 /* Make sure that bytes from INFO->PRIVATE_DATA->BUFFER (inclusive)
156 to ADDR (exclusive) are valid. Returns 1 for success, longjmps
158 #define FETCH_DATA(info, addr) \
159 ((addr) <= ((struct dis_private *) (info->private_data))->max_fetched \
160 ? 1 : fetch_data ((info), (addr)))
163 fetch_data (info
, addr
)
164 struct disassemble_info
*info
;
168 struct dis_private
*priv
= (struct dis_private
*) info
->private_data
;
169 bfd_vma start
= priv
->insn_start
+ (priv
->max_fetched
- priv
->the_buffer
);
171 status
= (*info
->read_memory_func
) (start
,
173 addr
- priv
->max_fetched
,
177 /* If we did manage to read at least one byte, then
178 print_insn_i386 will do something sensible. Otherwise, print
179 an error. We do that here because this is where we know
181 if (priv
->max_fetched
== priv
->the_buffer
)
182 (*info
->memory_error_func
) (status
, start
, info
);
183 longjmp (priv
->bailout
, 1);
186 priv
->max_fetched
= addr
;
192 #define Eb OP_E, b_mode
193 #define Ev OP_E, v_mode
194 #define Ed OP_E, d_mode
195 #define indirEb OP_indirE, b_mode
196 #define indirEv OP_indirE, v_mode
197 #define Ew OP_E, w_mode
198 #define Ma OP_E, v_mode
199 #define M OP_E, 0 /* lea, lgdt, etc. */
200 #define Mp OP_E, 0 /* 32 or 48 bit memory operand for LDS, LES etc */
201 #define Gb OP_G, b_mode
202 #define Gv OP_G, v_mode
203 #define Gd OP_G, d_mode
204 #define Gw OP_G, w_mode
205 #define Rd OP_Rd, d_mode
206 #define Rm OP_Rd, m_mode
207 #define Ib OP_I, b_mode
208 #define sIb OP_sI, b_mode /* sign extened byte */
209 #define Iv OP_I, v_mode
210 #define Iq OP_I, q_mode
211 #define Iv64 OP_I64, v_mode
212 #define Iw OP_I, w_mode
213 #define Jb OP_J, b_mode
214 #define Jv OP_J, v_mode
215 #define Cm OP_C, m_mode
216 #define Dm OP_D, m_mode
217 #define Td OP_T, d_mode
219 #define RMeAX OP_REG, eAX_reg
220 #define RMeBX OP_REG, eBX_reg
221 #define RMeCX OP_REG, eCX_reg
222 #define RMeDX OP_REG, eDX_reg
223 #define RMeSP OP_REG, eSP_reg
224 #define RMeBP OP_REG, eBP_reg
225 #define RMeSI OP_REG, eSI_reg
226 #define RMeDI OP_REG, eDI_reg
227 #define RMrAX OP_REG, rAX_reg
228 #define RMrBX OP_REG, rBX_reg
229 #define RMrCX OP_REG, rCX_reg
230 #define RMrDX OP_REG, rDX_reg
231 #define RMrSP OP_REG, rSP_reg
232 #define RMrBP OP_REG, rBP_reg
233 #define RMrSI OP_REG, rSI_reg
234 #define RMrDI OP_REG, rDI_reg
235 #define RMAL OP_REG, al_reg
236 #define RMAL OP_REG, al_reg
237 #define RMCL OP_REG, cl_reg
238 #define RMDL OP_REG, dl_reg
239 #define RMBL OP_REG, bl_reg
240 #define RMAH OP_REG, ah_reg
241 #define RMCH OP_REG, ch_reg
242 #define RMDH OP_REG, dh_reg
243 #define RMBH OP_REG, bh_reg
244 #define RMAX OP_REG, ax_reg
245 #define RMDX OP_REG, dx_reg
247 #define eAX OP_IMREG, eAX_reg
248 #define eBX OP_IMREG, eBX_reg
249 #define eCX OP_IMREG, eCX_reg
250 #define eDX OP_IMREG, eDX_reg
251 #define eSP OP_IMREG, eSP_reg
252 #define eBP OP_IMREG, eBP_reg
253 #define eSI OP_IMREG, eSI_reg
254 #define eDI OP_IMREG, eDI_reg
255 #define AL OP_IMREG, al_reg
256 #define AL OP_IMREG, al_reg
257 #define CL OP_IMREG, cl_reg
258 #define DL OP_IMREG, dl_reg
259 #define BL OP_IMREG, bl_reg
260 #define AH OP_IMREG, ah_reg
261 #define CH OP_IMREG, ch_reg
262 #define DH OP_IMREG, dh_reg
263 #define BH OP_IMREG, bh_reg
264 #define AX OP_IMREG, ax_reg
265 #define DX OP_IMREG, dx_reg
266 #define indirDX OP_IMREG, indir_dx_reg
268 #define Sw OP_SEG, w_mode
270 #define Ob OP_OFF, b_mode
271 #define Ob64 OP_OFF64, b_mode
272 #define Ov OP_OFF, v_mode
273 #define Ov64 OP_OFF64, v_mode
274 #define Xb OP_DSreg, eSI_reg
275 #define Xv OP_DSreg, eSI_reg
276 #define Yb OP_ESreg, eDI_reg
277 #define Yv OP_ESreg, eDI_reg
278 #define DSBX OP_DSreg, eBX_reg
280 #define es OP_REG, es_reg
281 #define ss OP_REG, ss_reg
282 #define cs OP_REG, cs_reg
283 #define ds OP_REG, ds_reg
284 #define fs OP_REG, fs_reg
285 #define gs OP_REG, gs_reg
289 #define EM OP_EM, v_mode
290 #define EX OP_EX, v_mode
291 #define MS OP_MS, v_mode
292 #define XS OP_XS, v_mode
294 #define OPSUF OP_3DNowSuffix, 0
295 #define OPSIMD OP_SIMD_Suffix, 0
297 #define cond_jump_flag NULL, cond_jump_mode
298 #define loop_jcxz_flag NULL, loop_jcxz_mode
300 /* bits in sizeflag */
301 #define SUFFIX_ALWAYS 4
305 #define b_mode 1 /* byte operand */
306 #define v_mode 2 /* operand size depends on prefixes */
307 #define w_mode 3 /* word operand */
308 #define d_mode 4 /* double word operand */
309 #define q_mode 5 /* quad word operand */
311 #define m_mode 7 /* d_mode in 32bit, q_mode in 64bit mode. */
312 #define cond_jump_mode 8
313 #define loop_jcxz_mode 9
358 #define indir_dx_reg 150
362 #define USE_PREFIX_USER_TABLE 3
363 #define X86_64_SPECIAL 4
365 #define FLOAT NULL, NULL, FLOATCODE, NULL, 0, NULL, 0
367 #define GRP1b NULL, NULL, USE_GROUPS, NULL, 0, NULL, 0
368 #define GRP1S NULL, NULL, USE_GROUPS, NULL, 1, NULL, 0
369 #define GRP1Ss NULL, NULL, USE_GROUPS, NULL, 2, NULL, 0
370 #define GRP2b NULL, NULL, USE_GROUPS, NULL, 3, NULL, 0
371 #define GRP2S NULL, NULL, USE_GROUPS, NULL, 4, NULL, 0
372 #define GRP2b_one NULL, NULL, USE_GROUPS, NULL, 5, NULL, 0
373 #define GRP2S_one NULL, NULL, USE_GROUPS, NULL, 6, NULL, 0
374 #define GRP2b_cl NULL, NULL, USE_GROUPS, NULL, 7, NULL, 0
375 #define GRP2S_cl NULL, NULL, USE_GROUPS, NULL, 8, NULL, 0
376 #define GRP3b NULL, NULL, USE_GROUPS, NULL, 9, NULL, 0
377 #define GRP3S NULL, NULL, USE_GROUPS, NULL, 10, NULL, 0
378 #define GRP4 NULL, NULL, USE_GROUPS, NULL, 11, NULL, 0
379 #define GRP5 NULL, NULL, USE_GROUPS, NULL, 12, NULL, 0
380 #define GRP6 NULL, NULL, USE_GROUPS, NULL, 13, NULL, 0
381 #define GRP7 NULL, NULL, USE_GROUPS, NULL, 14, NULL, 0
382 #define GRP8 NULL, NULL, USE_GROUPS, NULL, 15, NULL, 0
383 #define GRP9 NULL, NULL, USE_GROUPS, NULL, 16, NULL, 0
384 #define GRP10 NULL, NULL, USE_GROUPS, NULL, 17, NULL, 0
385 #define GRP11 NULL, NULL, USE_GROUPS, NULL, 18, NULL, 0
386 #define GRP12 NULL, NULL, USE_GROUPS, NULL, 19, NULL, 0
387 #define GRP13 NULL, NULL, USE_GROUPS, NULL, 20, NULL, 0
388 #define GRP14 NULL, NULL, USE_GROUPS, NULL, 21, NULL, 0
389 #define GRPAMD NULL, NULL, USE_GROUPS, NULL, 22, NULL, 0
391 #define PREGRP0 NULL, NULL, USE_PREFIX_USER_TABLE, NULL, 0, NULL, 0
392 #define PREGRP1 NULL, NULL, USE_PREFIX_USER_TABLE, NULL, 1, NULL, 0
393 #define PREGRP2 NULL, NULL, USE_PREFIX_USER_TABLE, NULL, 2, NULL, 0
394 #define PREGRP3 NULL, NULL, USE_PREFIX_USER_TABLE, NULL, 3, NULL, 0
395 #define PREGRP4 NULL, NULL, USE_PREFIX_USER_TABLE, NULL, 4, NULL, 0
396 #define PREGRP5 NULL, NULL, USE_PREFIX_USER_TABLE, NULL, 5, NULL, 0
397 #define PREGRP6 NULL, NULL, USE_PREFIX_USER_TABLE, NULL, 6, NULL, 0
398 #define PREGRP7 NULL, NULL, USE_PREFIX_USER_TABLE, NULL, 7, NULL, 0
399 #define PREGRP8 NULL, NULL, USE_PREFIX_USER_TABLE, NULL, 8, NULL, 0
400 #define PREGRP9 NULL, NULL, USE_PREFIX_USER_TABLE, NULL, 9, NULL, 0
401 #define PREGRP10 NULL, NULL, USE_PREFIX_USER_TABLE, NULL, 10, NULL, 0
402 #define PREGRP11 NULL, NULL, USE_PREFIX_USER_TABLE, NULL, 11, NULL, 0
403 #define PREGRP12 NULL, NULL, USE_PREFIX_USER_TABLE, NULL, 12, NULL, 0
404 #define PREGRP13 NULL, NULL, USE_PREFIX_USER_TABLE, NULL, 13, NULL, 0
405 #define PREGRP14 NULL, NULL, USE_PREFIX_USER_TABLE, NULL, 14, NULL, 0
406 #define PREGRP15 NULL, NULL, USE_PREFIX_USER_TABLE, NULL, 15, NULL, 0
407 #define PREGRP16 NULL, NULL, USE_PREFIX_USER_TABLE, NULL, 16, NULL, 0
408 #define PREGRP17 NULL, NULL, USE_PREFIX_USER_TABLE, NULL, 17, NULL, 0
409 #define PREGRP18 NULL, NULL, USE_PREFIX_USER_TABLE, NULL, 18, NULL, 0
410 #define PREGRP19 NULL, NULL, USE_PREFIX_USER_TABLE, NULL, 19, NULL, 0
411 #define PREGRP20 NULL, NULL, USE_PREFIX_USER_TABLE, NULL, 20, NULL, 0
412 #define PREGRP21 NULL, NULL, USE_PREFIX_USER_TABLE, NULL, 21, NULL, 0
413 #define PREGRP22 NULL, NULL, USE_PREFIX_USER_TABLE, NULL, 22, NULL, 0
414 #define PREGRP23 NULL, NULL, USE_PREFIX_USER_TABLE, NULL, 23, NULL, 0
415 #define PREGRP24 NULL, NULL, USE_PREFIX_USER_TABLE, NULL, 24, NULL, 0
416 #define PREGRP25 NULL, NULL, USE_PREFIX_USER_TABLE, NULL, 25, NULL, 0
417 #define PREGRP26 NULL, NULL, USE_PREFIX_USER_TABLE, NULL, 26, NULL, 0
419 #define X86_64_0 NULL, NULL, X86_64_SPECIAL, NULL, 0, NULL, 0
421 typedef void (*op_rtn
) PARAMS ((int bytemode
, int sizeflag
));
433 /* Upper case letters in the instruction names here are macros.
434 'A' => print 'b' if no register operands or suffix_always is true
435 'B' => print 'b' if suffix_always is true
436 'E' => print 'e' if 32-bit form of jcxz
437 'F' => print 'w' or 'l' depending on address size prefix (loop insns)
438 'H' => print ",pt" or ",pn" branch hint
439 'L' => print 'l' if suffix_always is true
440 'N' => print 'n' if instruction has no wait "prefix"
441 'O' => print 'd', or 'o'
442 'P' => print 'w', 'l' or 'q' if instruction has an operand size prefix,
443 . or suffix_always is true. print 'q' if rex prefix is present.
444 'Q' => print 'w', 'l' or 'q' if no register operands or suffix_always
446 'R' => print 'w', 'l' or 'q' ("wd" or "dq" in intel mode)
447 'S' => print 'w', 'l' or 'q' if suffix_always is true
448 'T' => print 'q' in 64bit mode and behave as 'P' otherwise
449 'U' => print 'q' in 64bit mode and behave as 'Q' otherwise
450 'X' => print 's', 'd' depending on data16 prefix (for XMM)
451 'W' => print 'b' or 'w' ("w" or "de" in intel mode)
452 'Y' => 'q' if instruction has an REX 64bit overwrite prefix
454 Many of the above letters print nothing in Intel mode. See "putop"
457 Braces '{' and '}', and vertical bars '|', indicate alternative
458 mnemonic strings for AT&T, Intel, X86_64 AT&T, and X86_64 Intel
459 modes. In cases where there are only two alternatives, the X86_64
460 instruction is reserved, and "(bad)" is printed.
463 static const struct dis386 dis386
[] = {
465 { "addB", Eb
, Gb
, XX
},
466 { "addS", Ev
, Gv
, XX
},
467 { "addB", Gb
, Eb
, XX
},
468 { "addS", Gv
, Ev
, XX
},
469 { "addB", AL
, Ib
, XX
},
470 { "addS", eAX
, Iv
, XX
},
471 { "push{T|}", es
, XX
, XX
},
472 { "pop{T|}", es
, XX
, XX
},
474 { "orB", Eb
, Gb
, XX
},
475 { "orS", Ev
, Gv
, XX
},
476 { "orB", Gb
, Eb
, XX
},
477 { "orS", Gv
, Ev
, XX
},
478 { "orB", AL
, Ib
, XX
},
479 { "orS", eAX
, Iv
, XX
},
480 { "push{T|}", cs
, XX
, XX
},
481 { "(bad)", XX
, XX
, XX
}, /* 0x0f extended opcode escape */
483 { "adcB", Eb
, Gb
, XX
},
484 { "adcS", Ev
, Gv
, XX
},
485 { "adcB", Gb
, Eb
, XX
},
486 { "adcS", Gv
, Ev
, XX
},
487 { "adcB", AL
, Ib
, XX
},
488 { "adcS", eAX
, Iv
, XX
},
489 { "push{T|}", ss
, XX
, XX
},
490 { "popT|}", ss
, XX
, XX
},
492 { "sbbB", Eb
, Gb
, XX
},
493 { "sbbS", Ev
, Gv
, XX
},
494 { "sbbB", Gb
, Eb
, XX
},
495 { "sbbS", Gv
, Ev
, XX
},
496 { "sbbB", AL
, Ib
, XX
},
497 { "sbbS", eAX
, Iv
, XX
},
498 { "push{T|}", ds
, XX
, XX
},
499 { "pop{T|}", ds
, XX
, XX
},
501 { "andB", Eb
, Gb
, XX
},
502 { "andS", Ev
, Gv
, XX
},
503 { "andB", Gb
, Eb
, XX
},
504 { "andS", Gv
, Ev
, XX
},
505 { "andB", AL
, Ib
, XX
},
506 { "andS", eAX
, Iv
, XX
},
507 { "(bad)", XX
, XX
, XX
}, /* SEG ES prefix */
508 { "daa{|}", XX
, XX
, XX
},
510 { "subB", Eb
, Gb
, XX
},
511 { "subS", Ev
, Gv
, XX
},
512 { "subB", Gb
, Eb
, XX
},
513 { "subS", Gv
, Ev
, XX
},
514 { "subB", AL
, Ib
, XX
},
515 { "subS", eAX
, Iv
, XX
},
516 { "(bad)", XX
, XX
, XX
}, /* SEG CS prefix */
517 { "das{|}", XX
, XX
, XX
},
519 { "xorB", Eb
, Gb
, XX
},
520 { "xorS", Ev
, Gv
, XX
},
521 { "xorB", Gb
, Eb
, XX
},
522 { "xorS", Gv
, Ev
, XX
},
523 { "xorB", AL
, Ib
, XX
},
524 { "xorS", eAX
, Iv
, XX
},
525 { "(bad)", XX
, XX
, XX
}, /* SEG SS prefix */
526 { "aaa{|}", XX
, XX
, XX
},
528 { "cmpB", Eb
, Gb
, XX
},
529 { "cmpS", Ev
, Gv
, XX
},
530 { "cmpB", Gb
, Eb
, XX
},
531 { "cmpS", Gv
, Ev
, XX
},
532 { "cmpB", AL
, Ib
, XX
},
533 { "cmpS", eAX
, Iv
, XX
},
534 { "(bad)", XX
, XX
, XX
}, /* SEG DS prefix */
535 { "aas{|}", XX
, XX
, XX
},
537 { "inc{S|}", RMeAX
, XX
, XX
},
538 { "inc{S|}", RMeCX
, XX
, XX
},
539 { "inc{S|}", RMeDX
, XX
, XX
},
540 { "inc{S|}", RMeBX
, XX
, XX
},
541 { "inc{S|}", RMeSP
, XX
, XX
},
542 { "inc{S|}", RMeBP
, XX
, XX
},
543 { "inc{S|}", RMeSI
, XX
, XX
},
544 { "inc{S|}", RMeDI
, XX
, XX
},
546 { "dec{S|}", RMeAX
, XX
, XX
},
547 { "dec{S|}", RMeCX
, XX
, XX
},
548 { "dec{S|}", RMeDX
, XX
, XX
},
549 { "dec{S|}", RMeBX
, XX
, XX
},
550 { "dec{S|}", RMeSP
, XX
, XX
},
551 { "dec{S|}", RMeBP
, XX
, XX
},
552 { "dec{S|}", RMeSI
, XX
, XX
},
553 { "dec{S|}", RMeDI
, XX
, XX
},
555 { "pushS", RMrAX
, XX
, XX
},
556 { "pushS", RMrCX
, XX
, XX
},
557 { "pushS", RMrDX
, XX
, XX
},
558 { "pushS", RMrBX
, XX
, XX
},
559 { "pushS", RMrSP
, XX
, XX
},
560 { "pushS", RMrBP
, XX
, XX
},
561 { "pushS", RMrSI
, XX
, XX
},
562 { "pushS", RMrDI
, XX
, XX
},
564 { "popS", RMrAX
, XX
, XX
},
565 { "popS", RMrCX
, XX
, XX
},
566 { "popS", RMrDX
, XX
, XX
},
567 { "popS", RMrBX
, XX
, XX
},
568 { "popS", RMrSP
, XX
, XX
},
569 { "popS", RMrBP
, XX
, XX
},
570 { "popS", RMrSI
, XX
, XX
},
571 { "popS", RMrDI
, XX
, XX
},
573 { "pusha{P|}", XX
, XX
, XX
},
574 { "popa{P|}", XX
, XX
, XX
},
575 { "bound{S|}", Gv
, Ma
, XX
},
577 { "(bad)", XX
, XX
, XX
}, /* seg fs */
578 { "(bad)", XX
, XX
, XX
}, /* seg gs */
579 { "(bad)", XX
, XX
, XX
}, /* op size prefix */
580 { "(bad)", XX
, XX
, XX
}, /* adr size prefix */
582 { "pushT", Iq
, XX
, XX
},
583 { "imulS", Gv
, Ev
, Iv
},
584 { "pushT", sIb
, XX
, XX
},
585 { "imulS", Gv
, Ev
, sIb
},
586 { "ins{b||b|}", Yb
, indirDX
, XX
},
587 { "ins{R||R|}", Yv
, indirDX
, XX
},
588 { "outs{b||b|}", indirDX
, Xb
, XX
},
589 { "outs{R||R|}", indirDX
, Xv
, XX
},
591 { "joH", Jb
, XX
, cond_jump_flag
},
592 { "jnoH", Jb
, XX
, cond_jump_flag
},
593 { "jbH", Jb
, XX
, cond_jump_flag
},
594 { "jaeH", Jb
, XX
, cond_jump_flag
},
595 { "jeH", Jb
, XX
, cond_jump_flag
},
596 { "jneH", Jb
, XX
, cond_jump_flag
},
597 { "jbeH", Jb
, XX
, cond_jump_flag
},
598 { "jaH", Jb
, XX
, cond_jump_flag
},
600 { "jsH", Jb
, XX
, cond_jump_flag
},
601 { "jnsH", Jb
, XX
, cond_jump_flag
},
602 { "jpH", Jb
, XX
, cond_jump_flag
},
603 { "jnpH", Jb
, XX
, cond_jump_flag
},
604 { "jlH", Jb
, XX
, cond_jump_flag
},
605 { "jgeH", Jb
, XX
, cond_jump_flag
},
606 { "jleH", Jb
, XX
, cond_jump_flag
},
607 { "jgH", Jb
, XX
, cond_jump_flag
},
611 { "(bad)", XX
, XX
, XX
},
613 { "testB", Eb
, Gb
, XX
},
614 { "testS", Ev
, Gv
, XX
},
615 { "xchgB", Eb
, Gb
, XX
},
616 { "xchgS", Ev
, Gv
, XX
},
618 { "movB", Eb
, Gb
, XX
},
619 { "movS", Ev
, Gv
, XX
},
620 { "movB", Gb
, Eb
, XX
},
621 { "movS", Gv
, Ev
, XX
},
622 { "movQ", Ev
, Sw
, XX
},
623 { "leaS", Gv
, M
, XX
},
624 { "movQ", Sw
, Ev
, XX
},
625 { "popU", Ev
, XX
, XX
},
627 { "nop", XX
, XX
, XX
},
628 /* FIXME: NOP with REPz prefix is called PAUSE. */
629 { "xchgS", RMeCX
, eAX
, XX
},
630 { "xchgS", RMeDX
, eAX
, XX
},
631 { "xchgS", RMeBX
, eAX
, XX
},
632 { "xchgS", RMeSP
, eAX
, XX
},
633 { "xchgS", RMeBP
, eAX
, XX
},
634 { "xchgS", RMeSI
, eAX
, XX
},
635 { "xchgS", RMeDI
, eAX
, XX
},
637 { "cW{tR||tR|}", XX
, XX
, XX
},
638 { "cR{tO||tO|}", XX
, XX
, XX
},
639 { "lcall{T|}", Ap
, XX
, XX
},
640 { "(bad)", XX
, XX
, XX
}, /* fwait */
641 { "pushfT", XX
, XX
, XX
},
642 { "popfT", XX
, XX
, XX
},
643 { "sahf{|}", XX
, XX
, XX
},
644 { "lahf{|}", XX
, XX
, XX
},
646 { "movB", AL
, Ob64
, XX
},
647 { "movS", eAX
, Ov64
, XX
},
648 { "movB", Ob64
, AL
, XX
},
649 { "movS", Ov64
, eAX
, XX
},
650 { "movs{b||b|}", Yb
, Xb
, XX
},
651 { "movs{R||R|}", Yv
, Xv
, XX
},
652 { "cmps{b||b|}", Xb
, Yb
, XX
},
653 { "cmps{R||R|}", Xv
, Yv
, XX
},
655 { "testB", AL
, Ib
, XX
},
656 { "testS", eAX
, Iv
, XX
},
657 { "stosB", Yb
, AL
, XX
},
658 { "stosS", Yv
, eAX
, XX
},
659 { "lodsB", AL
, Xb
, XX
},
660 { "lodsS", eAX
, Xv
, XX
},
661 { "scasB", AL
, Yb
, XX
},
662 { "scasS", eAX
, Yv
, XX
},
664 { "movB", RMAL
, Ib
, XX
},
665 { "movB", RMCL
, Ib
, XX
},
666 { "movB", RMDL
, Ib
, XX
},
667 { "movB", RMBL
, Ib
, XX
},
668 { "movB", RMAH
, Ib
, XX
},
669 { "movB", RMCH
, Ib
, XX
},
670 { "movB", RMDH
, Ib
, XX
},
671 { "movB", RMBH
, Ib
, XX
},
673 { "movS", RMeAX
, Iv64
, XX
},
674 { "movS", RMeCX
, Iv64
, XX
},
675 { "movS", RMeDX
, Iv64
, XX
},
676 { "movS", RMeBX
, Iv64
, XX
},
677 { "movS", RMeSP
, Iv64
, XX
},
678 { "movS", RMeBP
, Iv64
, XX
},
679 { "movS", RMeSI
, Iv64
, XX
},
680 { "movS", RMeDI
, Iv64
, XX
},
684 { "retT", Iw
, XX
, XX
},
685 { "retT", XX
, XX
, XX
},
686 { "les{S|}", Gv
, Mp
, XX
},
687 { "ldsS", Gv
, Mp
, XX
},
688 { "movA", Eb
, Ib
, XX
},
689 { "movQ", Ev
, Iv
, XX
},
691 { "enterT", Iw
, Ib
, XX
},
692 { "leaveT", XX
, XX
, XX
},
693 { "lretP", Iw
, XX
, XX
},
694 { "lretP", XX
, XX
, XX
},
695 { "int3", XX
, XX
, XX
},
696 { "int", Ib
, XX
, XX
},
697 { "into{|}", XX
, XX
, XX
},
698 { "iretP", XX
, XX
, XX
},
704 { "aam{|}", sIb
, XX
, XX
},
705 { "aad{|}", sIb
, XX
, XX
},
706 { "(bad)", XX
, XX
, XX
},
707 { "xlat", DSBX
, XX
, XX
},
718 { "loopneFH", Jb
, XX
, loop_jcxz_flag
},
719 { "loopeFH", Jb
, XX
, loop_jcxz_flag
},
720 { "loopFH", Jb
, XX
, loop_jcxz_flag
},
721 { "jEcxzH", Jb
, XX
, loop_jcxz_flag
},
722 { "inB", AL
, Ib
, XX
},
723 { "inS", eAX
, Ib
, XX
},
724 { "outB", Ib
, AL
, XX
},
725 { "outS", Ib
, eAX
, XX
},
727 { "callT", Jv
, XX
, XX
},
728 { "jmpT", Jv
, XX
, XX
},
729 { "ljmp{T|}", Ap
, XX
, XX
},
730 { "jmp", Jb
, XX
, XX
},
731 { "inB", AL
, indirDX
, XX
},
732 { "inS", eAX
, indirDX
, XX
},
733 { "outB", indirDX
, AL
, XX
},
734 { "outS", indirDX
, eAX
, XX
},
736 { "(bad)", XX
, XX
, XX
}, /* lock prefix */
737 { "(bad)", XX
, XX
, XX
},
738 { "(bad)", XX
, XX
, XX
}, /* repne */
739 { "(bad)", XX
, XX
, XX
}, /* repz */
740 { "hlt", XX
, XX
, XX
},
741 { "cmc", XX
, XX
, XX
},
745 { "clc", XX
, XX
, XX
},
746 { "stc", XX
, XX
, XX
},
747 { "cli", XX
, XX
, XX
},
748 { "sti", XX
, XX
, XX
},
749 { "cld", XX
, XX
, XX
},
750 { "std", XX
, XX
, XX
},
755 static const struct dis386 dis386_twobyte
[] = {
759 { "larS", Gv
, Ew
, XX
},
760 { "lslS", Gv
, Ew
, XX
},
761 { "(bad)", XX
, XX
, XX
},
762 { "syscall", XX
, XX
, XX
},
763 { "clts", XX
, XX
, XX
},
764 { "sysretP", XX
, XX
, XX
},
766 { "invd", XX
, XX
, XX
},
767 { "wbinvd", XX
, XX
, XX
},
768 { "(bad)", XX
, XX
, XX
},
769 { "ud2a", XX
, XX
, XX
},
770 { "(bad)", XX
, XX
, XX
},
772 { "femms", XX
, XX
, XX
},
773 { "", MX
, EM
, OPSUF
}, /* See OP_3DNowSuffix. */
777 { "movlpX", XM
, EX
, SIMD_Fixup
, 'h' }, /* really only 2 operands */
778 { "movlpX", EX
, XM
, SIMD_Fixup
, 'h' },
779 { "unpcklpX", XM
, EX
, XX
},
780 { "unpckhpX", XM
, EX
, XX
},
781 { "movhpX", XM
, EX
, SIMD_Fixup
, 'l' },
782 { "movhpX", EX
, XM
, SIMD_Fixup
, 'l' },
785 { "(bad)", XX
, XX
, XX
},
786 { "(bad)", XX
, XX
, XX
},
787 { "(bad)", XX
, XX
, XX
},
788 { "(bad)", XX
, XX
, XX
},
789 { "(bad)", XX
, XX
, XX
},
790 { "(bad)", XX
, XX
, XX
},
791 { "(bad)", XX
, XX
, XX
},
793 { "movL", Rm
, Cm
, XX
},
794 { "movL", Rm
, Dm
, XX
},
795 { "movL", Cm
, Rm
, XX
},
796 { "movL", Dm
, Rm
, XX
},
797 { "movL", Rd
, Td
, XX
},
798 { "(bad)", XX
, XX
, XX
},
799 { "movL", Td
, Rd
, XX
},
800 { "(bad)", XX
, XX
, XX
},
802 { "movapX", XM
, EX
, XX
},
803 { "movapX", EX
, XM
, XX
},
805 { "movntpX", Ev
, XM
, XX
},
808 { "ucomisX", XM
,EX
, XX
},
809 { "comisX", XM
,EX
, XX
},
811 { "wrmsr", XX
, XX
, XX
},
812 { "rdtsc", XX
, XX
, XX
},
813 { "rdmsr", XX
, XX
, XX
},
814 { "rdpmc", XX
, XX
, XX
},
815 { "sysenter", XX
, XX
, XX
},
816 { "sysexit", XX
, XX
, XX
},
817 { "(bad)", XX
, XX
, XX
},
818 { "(bad)", XX
, XX
, XX
},
820 { "(bad)", XX
, XX
, XX
},
821 { "(bad)", XX
, XX
, XX
},
822 { "(bad)", XX
, XX
, XX
},
823 { "(bad)", XX
, XX
, XX
},
824 { "(bad)", XX
, XX
, XX
},
825 { "(bad)", XX
, XX
, XX
},
826 { "(bad)", XX
, XX
, XX
},
827 { "(bad)", XX
, XX
, XX
},
829 { "cmovo", Gv
, Ev
, XX
},
830 { "cmovno", Gv
, Ev
, XX
},
831 { "cmovb", Gv
, Ev
, XX
},
832 { "cmovae", Gv
, Ev
, XX
},
833 { "cmove", Gv
, Ev
, XX
},
834 { "cmovne", Gv
, Ev
, XX
},
835 { "cmovbe", Gv
, Ev
, XX
},
836 { "cmova", Gv
, Ev
, XX
},
838 { "cmovs", Gv
, Ev
, XX
},
839 { "cmovns", Gv
, Ev
, XX
},
840 { "cmovp", Gv
, Ev
, XX
},
841 { "cmovnp", Gv
, Ev
, XX
},
842 { "cmovl", Gv
, Ev
, XX
},
843 { "cmovge", Gv
, Ev
, XX
},
844 { "cmovle", Gv
, Ev
, XX
},
845 { "cmovg", Gv
, Ev
, XX
},
847 { "movmskpX", Gd
, XS
, XX
},
851 { "andpX", XM
, EX
, XX
},
852 { "andnpX", XM
, EX
, XX
},
853 { "orpX", XM
, EX
, XX
},
854 { "xorpX", XM
, EX
, XX
},
865 { "punpcklbw", MX
, EM
, XX
},
866 { "punpcklwd", MX
, EM
, XX
},
867 { "punpckldq", MX
, EM
, XX
},
868 { "packsswb", MX
, EM
, XX
},
869 { "pcmpgtb", MX
, EM
, XX
},
870 { "pcmpgtw", MX
, EM
, XX
},
871 { "pcmpgtd", MX
, EM
, XX
},
872 { "packuswb", MX
, EM
, XX
},
874 { "punpckhbw", MX
, EM
, XX
},
875 { "punpckhwd", MX
, EM
, XX
},
876 { "punpckhdq", MX
, EM
, XX
},
877 { "packssdw", MX
, EM
, XX
},
880 { "movd", MX
, Ed
, XX
},
887 { "pcmpeqb", MX
, EM
, XX
},
888 { "pcmpeqw", MX
, EM
, XX
},
889 { "pcmpeqd", MX
, EM
, XX
},
890 { "emms", XX
, XX
, XX
},
892 { "(bad)", XX
, XX
, XX
},
893 { "(bad)", XX
, XX
, XX
},
894 { "(bad)", XX
, XX
, XX
},
895 { "(bad)", XX
, XX
, XX
},
896 { "(bad)", XX
, XX
, XX
},
897 { "(bad)", XX
, XX
, XX
},
901 { "joH", Jv
, XX
, cond_jump_flag
},
902 { "jnoH", Jv
, XX
, cond_jump_flag
},
903 { "jbH", Jv
, XX
, cond_jump_flag
},
904 { "jaeH", Jv
, XX
, cond_jump_flag
},
905 { "jeH", Jv
, XX
, cond_jump_flag
},
906 { "jneH", Jv
, XX
, cond_jump_flag
},
907 { "jbeH", Jv
, XX
, cond_jump_flag
},
908 { "jaH", Jv
, XX
, cond_jump_flag
},
910 { "jsH", Jv
, XX
, cond_jump_flag
},
911 { "jnsH", Jv
, XX
, cond_jump_flag
},
912 { "jpH", Jv
, XX
, cond_jump_flag
},
913 { "jnpH", Jv
, XX
, cond_jump_flag
},
914 { "jlH", Jv
, XX
, cond_jump_flag
},
915 { "jgeH", Jv
, XX
, cond_jump_flag
},
916 { "jleH", Jv
, XX
, cond_jump_flag
},
917 { "jgH", Jv
, XX
, cond_jump_flag
},
919 { "seto", Eb
, XX
, XX
},
920 { "setno", Eb
, XX
, XX
},
921 { "setb", Eb
, XX
, XX
},
922 { "setae", Eb
, XX
, XX
},
923 { "sete", Eb
, XX
, XX
},
924 { "setne", Eb
, XX
, XX
},
925 { "setbe", Eb
, XX
, XX
},
926 { "seta", Eb
, XX
, XX
},
928 { "sets", Eb
, XX
, XX
},
929 { "setns", Eb
, XX
, XX
},
930 { "setp", Eb
, XX
, XX
},
931 { "setnp", Eb
, XX
, XX
},
932 { "setl", Eb
, XX
, XX
},
933 { "setge", Eb
, XX
, XX
},
934 { "setle", Eb
, XX
, XX
},
935 { "setg", Eb
, XX
, XX
},
937 { "pushT", fs
, XX
, XX
},
938 { "popT", fs
, XX
, XX
},
939 { "cpuid", XX
, XX
, XX
},
940 { "btS", Ev
, Gv
, XX
},
941 { "shldS", Ev
, Gv
, Ib
},
942 { "shldS", Ev
, Gv
, CL
},
943 { "(bad)", XX
, XX
, XX
},
944 { "(bad)", XX
, XX
, XX
},
946 { "pushT", gs
, XX
, XX
},
947 { "popT", gs
, XX
, XX
},
948 { "rsm", XX
, XX
, XX
},
949 { "btsS", Ev
, Gv
, XX
},
950 { "shrdS", Ev
, Gv
, Ib
},
951 { "shrdS", Ev
, Gv
, CL
},
953 { "imulS", Gv
, Ev
, XX
},
955 { "cmpxchgB", Eb
, Gb
, XX
},
956 { "cmpxchgS", Ev
, Gv
, XX
},
957 { "lssS", Gv
, Mp
, XX
},
958 { "btrS", Ev
, Gv
, XX
},
959 { "lfsS", Gv
, Mp
, XX
},
960 { "lgsS", Gv
, Mp
, XX
},
961 { "movz{bR|x|bR|x}", Gv
, Eb
, XX
},
962 { "movz{wR|x|wR|x}", Gv
, Ew
, XX
}, /* yes, there really is movzww ! */
964 { "(bad)", XX
, XX
, XX
},
965 { "ud2b", XX
, XX
, XX
},
967 { "btcS", Ev
, Gv
, XX
},
968 { "bsfS", Gv
, Ev
, XX
},
969 { "bsrS", Gv
, Ev
, XX
},
970 { "movs{bR|x|bR|x}", Gv
, Eb
, XX
},
971 { "movs{wR|x|wR|x}", Gv
, Ew
, XX
}, /* yes, there really is movsww ! */
973 { "xaddB", Eb
, Gb
, XX
},
974 { "xaddS", Ev
, Gv
, XX
},
976 { "movntiS", Ev
, Gv
, XX
},
977 { "pinsrw", MX
, Ed
, Ib
},
978 { "pextrw", Gd
, MS
, Ib
},
979 { "shufpX", XM
, EX
, Ib
},
982 { "bswap", RMeAX
, XX
, XX
},
983 { "bswap", RMeCX
, XX
, XX
},
984 { "bswap", RMeDX
, XX
, XX
},
985 { "bswap", RMeBX
, XX
, XX
},
986 { "bswap", RMeSP
, XX
, XX
},
987 { "bswap", RMeBP
, XX
, XX
},
988 { "bswap", RMeSI
, XX
, XX
},
989 { "bswap", RMeDI
, XX
, XX
},
991 { "(bad)", XX
, XX
, XX
},
992 { "psrlw", MX
, EM
, XX
},
993 { "psrld", MX
, EM
, XX
},
994 { "psrlq", MX
, EM
, XX
},
995 { "paddq", MX
, EM
, XX
},
996 { "pmullw", MX
, EM
, XX
},
998 { "pmovmskb", Gd
, MS
, XX
},
1000 { "psubusb", MX
, EM
, XX
},
1001 { "psubusw", MX
, EM
, XX
},
1002 { "pminub", MX
, EM
, XX
},
1003 { "pand", MX
, EM
, XX
},
1004 { "paddusb", MX
, EM
, XX
},
1005 { "paddusw", MX
, EM
, XX
},
1006 { "pmaxub", MX
, EM
, XX
},
1007 { "pandn", MX
, EM
, XX
},
1009 { "pavgb", MX
, EM
, XX
},
1010 { "psraw", MX
, EM
, XX
},
1011 { "psrad", MX
, EM
, XX
},
1012 { "pavgw", MX
, EM
, XX
},
1013 { "pmulhuw", MX
, EM
, XX
},
1014 { "pmulhw", MX
, EM
, XX
},
1018 { "psubsb", MX
, EM
, XX
},
1019 { "psubsw", MX
, EM
, XX
},
1020 { "pminsw", MX
, EM
, XX
},
1021 { "por", MX
, EM
, XX
},
1022 { "paddsb", MX
, EM
, XX
},
1023 { "paddsw", MX
, EM
, XX
},
1024 { "pmaxsw", MX
, EM
, XX
},
1025 { "pxor", MX
, EM
, XX
},
1027 { "(bad)", XX
, XX
, XX
},
1028 { "psllw", MX
, EM
, XX
},
1029 { "pslld", MX
, EM
, XX
},
1030 { "psllq", MX
, EM
, XX
},
1031 { "pmuludq", MX
, EM
, XX
},
1032 { "pmaddwd", MX
, EM
, XX
},
1033 { "psadbw", MX
, EM
, XX
},
1036 { "psubb", MX
, EM
, XX
},
1037 { "psubw", MX
, EM
, XX
},
1038 { "psubd", MX
, EM
, XX
},
1039 { "psubq", MX
, EM
, XX
},
1040 { "paddb", MX
, EM
, XX
},
1041 { "paddw", MX
, EM
, XX
},
1042 { "paddd", MX
, EM
, XX
},
1043 { "(bad)", XX
, XX
, XX
}
1046 static const unsigned char onebyte_has_modrm
[256] = {
1047 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1048 /* ------------------------------- */
1049 /* 00 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 00 */
1050 /* 10 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 10 */
1051 /* 20 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 20 */
1052 /* 30 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 30 */
1053 /* 40 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 40 */
1054 /* 50 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 50 */
1055 /* 60 */ 0,0,1,1,0,0,0,0,0,1,0,1,0,0,0,0, /* 60 */
1056 /* 70 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 70 */
1057 /* 80 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 80 */
1058 /* 90 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 90 */
1059 /* a0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* a0 */
1060 /* b0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* b0 */
1061 /* c0 */ 1,1,0,0,1,1,1,1,0,0,0,0,0,0,0,0, /* c0 */
1062 /* d0 */ 1,1,1,1,0,0,0,0,1,1,1,1,1,1,1,1, /* d0 */
1063 /* e0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* e0 */
1064 /* f0 */ 0,0,0,0,0,0,1,1,0,0,0,0,0,0,1,1 /* f0 */
1065 /* ------------------------------- */
1066 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1069 static const unsigned char twobyte_has_modrm
[256] = {
1070 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1071 /* ------------------------------- */
1072 /* 00 */ 1,1,1,1,0,0,0,0,0,0,0,0,0,1,0,1, /* 0f */
1073 /* 10 */ 1,1,1,1,1,1,1,1,1,0,0,0,0,0,0,0, /* 1f */
1074 /* 20 */ 1,1,1,1,1,0,1,0,1,1,1,1,1,1,1,1, /* 2f */
1075 /* 30 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 3f */
1076 /* 40 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 4f */
1077 /* 50 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 5f */
1078 /* 60 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 6f */
1079 /* 70 */ 1,1,1,1,1,1,1,0,0,0,0,0,0,0,1,1, /* 7f */
1080 /* 80 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 8f */
1081 /* 90 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 9f */
1082 /* a0 */ 0,0,0,1,1,1,0,0,0,0,0,1,1,1,1,1, /* af */
1083 /* b0 */ 1,1,1,1,1,1,1,1,0,0,1,1,1,1,1,1, /* bf */
1084 /* c0 */ 1,1,1,1,1,1,1,1,0,0,0,0,0,0,0,0, /* cf */
1085 /* d0 */ 0,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* df */
1086 /* e0 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* ef */
1087 /* f0 */ 0,1,1,1,1,1,1,1,1,1,1,1,1,1,1,0 /* ff */
1088 /* ------------------------------- */
1089 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1092 static const unsigned char twobyte_uses_SSE_prefix
[256] = {
1093 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1094 /* ------------------------------- */
1095 /* 00 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 0f */
1096 /* 10 */ 1,1,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 1f */
1097 /* 20 */ 0,0,0,0,0,0,0,0,0,0,1,0,1,1,0,0, /* 2f */
1098 /* 30 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 3f */
1099 /* 40 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 4f */
1100 /* 50 */ 0,1,1,1,0,0,0,0,1,1,1,1,1,1,1,1, /* 5f */
1101 /* 60 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,1,0,1, /* 6f */
1102 /* 70 */ 1,0,0,0,0,0,0,0,0,0,0,0,0,0,1,1, /* 7f */
1103 /* 80 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 8f */
1104 /* 90 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 9f */
1105 /* a0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* af */
1106 /* b0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* bf */
1107 /* c0 */ 0,0,1,0,0,0,0,0,0,0,0,0,0,0,0,0, /* cf */
1108 /* d0 */ 0,0,0,0,0,0,1,0,0,0,0,0,0,0,0,0, /* df */
1109 /* e0 */ 0,0,0,0,0,0,1,0,0,0,0,0,0,0,0,0, /* ef */
1110 /* f0 */ 0,0,0,0,0,0,0,1,0,0,0,0,0,0,0,0 /* ff */
1111 /* ------------------------------- */
1112 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
1115 static char obuf
[100];
1117 static char scratchbuf
[100];
1118 static unsigned char *start_codep
;
1119 static unsigned char *insn_codep
;
1120 static unsigned char *codep
;
1121 static disassemble_info
*the_info
;
1125 static unsigned char need_modrm
;
1127 /* If we are accessing mod/rm/reg without need_modrm set, then the
1128 values are stale. Hitting this abort likely indicates that you
1129 need to update onebyte_has_modrm or twobyte_has_modrm. */
1130 #define MODRM_CHECK if (!need_modrm) abort ()
1132 static const char **names64
;
1133 static const char **names32
;
1134 static const char **names16
;
1135 static const char **names8
;
1136 static const char **names8rex
;
1137 static const char **names_seg
;
1138 static const char **index16
;
1140 static const char *intel_names64
[] = {
1141 "rax", "rcx", "rdx", "rbx", "rsp", "rbp", "rsi", "rdi",
1142 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
1144 static const char *intel_names32
[] = {
1145 "eax", "ecx", "edx", "ebx", "esp", "ebp", "esi", "edi",
1146 "r8d", "r9d", "r10d", "r11d", "r12d", "r13d", "r14d", "r15d"
1148 static const char *intel_names16
[] = {
1149 "ax", "cx", "dx", "bx", "sp", "bp", "si", "di",
1150 "r8w", "r9w", "r10w", "r11w", "r12w", "r13w", "r14w", "r15w"
1152 static const char *intel_names8
[] = {
1153 "al", "cl", "dl", "bl", "ah", "ch", "dh", "bh",
1155 static const char *intel_names8rex
[] = {
1156 "al", "cl", "dl", "bl", "spl", "bpl", "sil", "dil",
1157 "r8b", "r9b", "r10b", "r11b", "r12b", "r13b", "r14b", "r15b"
1159 static const char *intel_names_seg
[] = {
1160 "es", "cs", "ss", "ds", "fs", "gs", "?", "?",
1162 static const char *intel_index16
[] = {
1163 "bx+si", "bx+di", "bp+si", "bp+di", "si", "di", "bp", "bx"
1166 static const char *att_names64
[] = {
1167 "%rax", "%rcx", "%rdx", "%rbx", "%rsp", "%rbp", "%rsi", "%rdi",
1168 "%r8", "%r9", "%r10", "%r11", "%r12", "%r13", "%r14", "%r15"
1170 static const char *att_names32
[] = {
1171 "%eax", "%ecx", "%edx", "%ebx", "%esp", "%ebp", "%esi", "%edi",
1172 "%r8d", "%r9d", "%r10d", "%r11d", "%r12d", "%r13d", "%r14d", "%r15d"
1174 static const char *att_names16
[] = {
1175 "%ax", "%cx", "%dx", "%bx", "%sp", "%bp", "%si", "%di",
1176 "%r8w", "%r9w", "%r10w", "%r11w", "%r12w", "%r13w", "%r14w", "%r15w"
1178 static const char *att_names8
[] = {
1179 "%al", "%cl", "%dl", "%bl", "%ah", "%ch", "%dh", "%bh",
1181 static const char *att_names8rex
[] = {
1182 "%al", "%cl", "%dl", "%bl", "%spl", "%bpl", "%sil", "%dil",
1183 "%r8b", "%r9b", "%r10b", "%r11b", "%r12b", "%r13b", "%r14b", "%r15b"
1185 static const char *att_names_seg
[] = {
1186 "%es", "%cs", "%ss", "%ds", "%fs", "%gs", "%?", "%?",
1188 static const char *att_index16
[] = {
1189 "%bx,%si", "%bx,%di", "%bp,%si", "%bp,%di", "%si", "%di", "%bp", "%bx"
1192 static const struct dis386 grps
[][8] = {
1195 { "addA", Eb
, Ib
, XX
},
1196 { "orA", Eb
, Ib
, XX
},
1197 { "adcA", Eb
, Ib
, XX
},
1198 { "sbbA", Eb
, Ib
, XX
},
1199 { "andA", Eb
, Ib
, XX
},
1200 { "subA", Eb
, Ib
, XX
},
1201 { "xorA", Eb
, Ib
, XX
},
1202 { "cmpA", Eb
, Ib
, XX
}
1206 { "addQ", Ev
, Iv
, XX
},
1207 { "orQ", Ev
, Iv
, XX
},
1208 { "adcQ", Ev
, Iv
, XX
},
1209 { "sbbQ", Ev
, Iv
, XX
},
1210 { "andQ", Ev
, Iv
, XX
},
1211 { "subQ", Ev
, Iv
, XX
},
1212 { "xorQ", Ev
, Iv
, XX
},
1213 { "cmpQ", Ev
, Iv
, XX
}
1217 { "addQ", Ev
, sIb
, XX
},
1218 { "orQ", Ev
, sIb
, XX
},
1219 { "adcQ", Ev
, sIb
, XX
},
1220 { "sbbQ", Ev
, sIb
, XX
},
1221 { "andQ", Ev
, sIb
, XX
},
1222 { "subQ", Ev
, sIb
, XX
},
1223 { "xorQ", Ev
, sIb
, XX
},
1224 { "cmpQ", Ev
, sIb
, XX
}
1228 { "rolA", Eb
, Ib
, XX
},
1229 { "rorA", Eb
, Ib
, XX
},
1230 { "rclA", Eb
, Ib
, XX
},
1231 { "rcrA", Eb
, Ib
, XX
},
1232 { "shlA", Eb
, Ib
, XX
},
1233 { "shrA", Eb
, Ib
, XX
},
1234 { "(bad)", XX
, XX
, XX
},
1235 { "sarA", Eb
, Ib
, XX
},
1239 { "rolQ", Ev
, Ib
, XX
},
1240 { "rorQ", Ev
, Ib
, XX
},
1241 { "rclQ", Ev
, Ib
, XX
},
1242 { "rcrQ", Ev
, Ib
, XX
},
1243 { "shlQ", Ev
, Ib
, XX
},
1244 { "shrQ", Ev
, Ib
, XX
},
1245 { "(bad)", XX
, XX
, XX
},
1246 { "sarQ", Ev
, Ib
, XX
},
1250 { "rolA", Eb
, XX
, XX
},
1251 { "rorA", Eb
, XX
, XX
},
1252 { "rclA", Eb
, XX
, XX
},
1253 { "rcrA", Eb
, XX
, XX
},
1254 { "shlA", Eb
, XX
, XX
},
1255 { "shrA", Eb
, XX
, XX
},
1256 { "(bad)", XX
, XX
, XX
},
1257 { "sarA", Eb
, XX
, XX
},
1261 { "rolQ", Ev
, XX
, XX
},
1262 { "rorQ", Ev
, XX
, XX
},
1263 { "rclQ", Ev
, XX
, XX
},
1264 { "rcrQ", Ev
, XX
, XX
},
1265 { "shlQ", Ev
, XX
, XX
},
1266 { "shrQ", Ev
, XX
, XX
},
1267 { "(bad)", XX
, XX
, XX
},
1268 { "sarQ", Ev
, XX
, XX
},
1272 { "rolA", Eb
, CL
, XX
},
1273 { "rorA", Eb
, CL
, XX
},
1274 { "rclA", Eb
, CL
, XX
},
1275 { "rcrA", Eb
, CL
, XX
},
1276 { "shlA", Eb
, CL
, XX
},
1277 { "shrA", Eb
, CL
, XX
},
1278 { "(bad)", XX
, XX
, XX
},
1279 { "sarA", Eb
, CL
, XX
},
1283 { "rolQ", Ev
, CL
, XX
},
1284 { "rorQ", Ev
, CL
, XX
},
1285 { "rclQ", Ev
, CL
, XX
},
1286 { "rcrQ", Ev
, CL
, XX
},
1287 { "shlQ", Ev
, CL
, XX
},
1288 { "shrQ", Ev
, CL
, XX
},
1289 { "(bad)", XX
, XX
, XX
},
1290 { "sarQ", Ev
, CL
, XX
}
1294 { "testA", Eb
, Ib
, XX
},
1295 { "(bad)", Eb
, XX
, XX
},
1296 { "notA", Eb
, XX
, XX
},
1297 { "negA", Eb
, XX
, XX
},
1298 { "mulA", Eb
, XX
, XX
}, /* Don't print the implicit %al register, */
1299 { "imulA", Eb
, XX
, XX
}, /* to distinguish these opcodes from other */
1300 { "divA", Eb
, XX
, XX
}, /* mul/imul opcodes. Do the same for div */
1301 { "idivA", Eb
, XX
, XX
} /* and idiv for consistency. */
1305 { "testQ", Ev
, Iv
, XX
},
1306 { "(bad)", XX
, XX
, XX
},
1307 { "notQ", Ev
, XX
, XX
},
1308 { "negQ", Ev
, XX
, XX
},
1309 { "mulQ", Ev
, XX
, XX
}, /* Don't print the implicit register. */
1310 { "imulQ", Ev
, XX
, XX
},
1311 { "divQ", Ev
, XX
, XX
},
1312 { "idivQ", Ev
, XX
, XX
},
1316 { "incA", Eb
, XX
, XX
},
1317 { "decA", Eb
, XX
, XX
},
1318 { "(bad)", XX
, XX
, XX
},
1319 { "(bad)", XX
, XX
, XX
},
1320 { "(bad)", XX
, XX
, XX
},
1321 { "(bad)", XX
, XX
, XX
},
1322 { "(bad)", XX
, XX
, XX
},
1323 { "(bad)", XX
, XX
, XX
},
1327 { "incQ", Ev
, XX
, XX
},
1328 { "decQ", Ev
, XX
, XX
},
1329 { "callT", indirEv
, XX
, XX
},
1330 { "lcallT", indirEv
, XX
, XX
},
1331 { "jmpT", indirEv
, XX
, XX
},
1332 { "ljmpT", indirEv
, XX
, XX
},
1333 { "pushU", Ev
, XX
, XX
},
1334 { "(bad)", XX
, XX
, XX
},
1338 { "sldtQ", Ev
, XX
, XX
},
1339 { "strQ", Ev
, XX
, XX
},
1340 { "lldt", Ew
, XX
, XX
},
1341 { "ltr", Ew
, XX
, XX
},
1342 { "verr", Ew
, XX
, XX
},
1343 { "verw", Ew
, XX
, XX
},
1344 { "(bad)", XX
, XX
, XX
},
1345 { "(bad)", XX
, XX
, XX
}
1349 { "sgdtQ", M
, XX
, XX
},
1350 { "sidtQ", M
, XX
, XX
},
1351 { "lgdtQ", M
, XX
, XX
},
1352 { "lidtQ", M
, XX
, XX
},
1353 { "smswQ", Ev
, XX
, XX
},
1354 { "(bad)", XX
, XX
, XX
},
1355 { "lmsw", Ew
, XX
, XX
},
1356 { "invlpg", Ew
, XX
, XX
},
1360 { "(bad)", XX
, XX
, XX
},
1361 { "(bad)", XX
, XX
, XX
},
1362 { "(bad)", XX
, XX
, XX
},
1363 { "(bad)", XX
, XX
, XX
},
1364 { "btQ", Ev
, Ib
, XX
},
1365 { "btsQ", Ev
, Ib
, XX
},
1366 { "btrQ", Ev
, Ib
, XX
},
1367 { "btcQ", Ev
, Ib
, XX
},
1371 { "(bad)", XX
, XX
, XX
},
1372 { "cmpxchg8b", Ev
, XX
, XX
},
1373 { "(bad)", XX
, XX
, XX
},
1374 { "(bad)", XX
, XX
, XX
},
1375 { "(bad)", XX
, XX
, XX
},
1376 { "(bad)", XX
, XX
, XX
},
1377 { "(bad)", XX
, XX
, XX
},
1378 { "(bad)", XX
, XX
, XX
},
1382 { "(bad)", XX
, XX
, XX
},
1383 { "(bad)", XX
, XX
, XX
},
1384 { "psrlw", MS
, Ib
, XX
},
1385 { "(bad)", XX
, XX
, XX
},
1386 { "psraw", MS
, Ib
, XX
},
1387 { "(bad)", XX
, XX
, XX
},
1388 { "psllw", MS
, Ib
, XX
},
1389 { "(bad)", XX
, XX
, XX
},
1393 { "(bad)", XX
, XX
, XX
},
1394 { "(bad)", XX
, XX
, XX
},
1395 { "psrld", MS
, Ib
, XX
},
1396 { "(bad)", XX
, XX
, XX
},
1397 { "psrad", MS
, Ib
, XX
},
1398 { "(bad)", XX
, XX
, XX
},
1399 { "pslld", MS
, Ib
, XX
},
1400 { "(bad)", XX
, XX
, XX
},
1404 { "(bad)", XX
, XX
, XX
},
1405 { "(bad)", XX
, XX
, XX
},
1406 { "psrlq", MS
, Ib
, XX
},
1407 { "psrldq", MS
, Ib
, XX
},
1408 { "(bad)", XX
, XX
, XX
},
1409 { "(bad)", XX
, XX
, XX
},
1410 { "psllq", MS
, Ib
, XX
},
1411 { "pslldq", MS
, Ib
, XX
},
1415 { "fxsave", Ev
, XX
, XX
},
1416 { "fxrstor", Ev
, XX
, XX
},
1417 { "ldmxcsr", Ev
, XX
, XX
},
1418 { "stmxcsr", Ev
, XX
, XX
},
1419 { "(bad)", XX
, XX
, XX
},
1420 { "lfence", None
, XX
, XX
},
1421 { "mfence", None
, XX
, XX
},
1422 { "sfence", None
, XX
, XX
},
1423 /* FIXME: the sfence with memory operand is clflush! */
1427 { "prefetchnta", Ev
, XX
, XX
},
1428 { "prefetcht0", Ev
, XX
, XX
},
1429 { "prefetcht1", Ev
, XX
, XX
},
1430 { "prefetcht2", Ev
, XX
, XX
},
1431 { "(bad)", XX
, XX
, XX
},
1432 { "(bad)", XX
, XX
, XX
},
1433 { "(bad)", XX
, XX
, XX
},
1434 { "(bad)", XX
, XX
, XX
},
1438 { "prefetch", Eb
, XX
, XX
},
1439 { "prefetchw", Eb
, XX
, XX
},
1440 { "(bad)", XX
, XX
, XX
},
1441 { "(bad)", XX
, XX
, XX
},
1442 { "(bad)", XX
, XX
, XX
},
1443 { "(bad)", XX
, XX
, XX
},
1444 { "(bad)", XX
, XX
, XX
},
1445 { "(bad)", XX
, XX
, XX
},
1449 static const struct dis386 prefix_user_table
[][4] = {
1452 { "addps", XM
, EX
, XX
},
1453 { "addss", XM
, EX
, XX
},
1454 { "addpd", XM
, EX
, XX
},
1455 { "addsd", XM
, EX
, XX
},
1459 { "", XM
, EX
, OPSIMD
}, /* See OP_SIMD_SUFFIX. */
1460 { "", XM
, EX
, OPSIMD
},
1461 { "", XM
, EX
, OPSIMD
},
1462 { "", XM
, EX
, OPSIMD
},
1466 { "cvtpi2ps", XM
, EM
, XX
},
1467 { "cvtsi2ssY", XM
, Ev
, XX
},
1468 { "cvtpi2pd", XM
, EM
, XX
},
1469 { "cvtsi2sdY", XM
, Ev
, XX
},
1473 { "cvtps2pi", MX
, EX
, XX
},
1474 { "cvtss2siY", Gv
, EX
, XX
},
1475 { "cvtpd2pi", MX
, EX
, XX
},
1476 { "cvtsd2siY", Gv
, EX
, XX
},
1480 { "cvttps2pi", MX
, EX
, XX
},
1481 { "cvttss2siY", Gv
, EX
, XX
},
1482 { "cvttpd2pi", MX
, EX
, XX
},
1483 { "cvttsd2siY", Gv
, EX
, XX
},
1487 { "divps", XM
, EX
, XX
},
1488 { "divss", XM
, EX
, XX
},
1489 { "divpd", XM
, EX
, XX
},
1490 { "divsd", XM
, EX
, XX
},
1494 { "maxps", XM
, EX
, XX
},
1495 { "maxss", XM
, EX
, XX
},
1496 { "maxpd", XM
, EX
, XX
},
1497 { "maxsd", XM
, EX
, XX
},
1501 { "minps", XM
, EX
, XX
},
1502 { "minss", XM
, EX
, XX
},
1503 { "minpd", XM
, EX
, XX
},
1504 { "minsd", XM
, EX
, XX
},
1508 { "movups", XM
, EX
, XX
},
1509 { "movss", XM
, EX
, XX
},
1510 { "movupd", XM
, EX
, XX
},
1511 { "movsd", XM
, EX
, XX
},
1515 { "movups", EX
, XM
, XX
},
1516 { "movss", EX
, XM
, XX
},
1517 { "movupd", EX
, XM
, XX
},
1518 { "movsd", EX
, XM
, XX
},
1522 { "mulps", XM
, EX
, XX
},
1523 { "mulss", XM
, EX
, XX
},
1524 { "mulpd", XM
, EX
, XX
},
1525 { "mulsd", XM
, EX
, XX
},
1529 { "rcpps", XM
, EX
, XX
},
1530 { "rcpss", XM
, EX
, XX
},
1531 { "(bad)", XM
, EX
, XX
},
1532 { "(bad)", XM
, EX
, XX
},
1536 { "rsqrtps", XM
, EX
, XX
},
1537 { "rsqrtss", XM
, EX
, XX
},
1538 { "(bad)", XM
, EX
, XX
},
1539 { "(bad)", XM
, EX
, XX
},
1543 { "sqrtps", XM
, EX
, XX
},
1544 { "sqrtss", XM
, EX
, XX
},
1545 { "sqrtpd", XM
, EX
, XX
},
1546 { "sqrtsd", XM
, EX
, XX
},
1550 { "subps", XM
, EX
, XX
},
1551 { "subss", XM
, EX
, XX
},
1552 { "subpd", XM
, EX
, XX
},
1553 { "subsd", XM
, EX
, XX
},
1557 { "(bad)", XM
, EX
, XX
},
1558 { "cvtdq2pd", XM
, EX
, XX
},
1559 { "cvttpd2dq", XM
, EX
, XX
},
1560 { "cvtpd2dq", XM
, EX
, XX
},
1564 { "cvtdq2ps", XM
, EX
, XX
},
1565 { "cvttps2dq",XM
, EX
, XX
},
1566 { "cvtps2dq",XM
, EX
, XX
},
1567 { "(bad)", XM
, EX
, XX
},
1571 { "cvtps2pd", XM
, EX
, XX
},
1572 { "cvtss2sd", XM
, EX
, XX
},
1573 { "cvtpd2ps", XM
, EX
, XX
},
1574 { "cvtsd2ss", XM
, EX
, XX
},
1578 { "maskmovq", MX
, MS
, XX
},
1579 { "(bad)", XM
, EX
, XX
},
1580 { "maskmovdqu", XM
, EX
, XX
},
1581 { "(bad)", XM
, EX
, XX
},
1585 { "movq", MX
, EM
, XX
},
1586 { "movdqu", XM
, EX
, XX
},
1587 { "movdqa", XM
, EX
, XX
},
1588 { "(bad)", XM
, EX
, XX
},
1592 { "movq", EM
, MX
, XX
},
1593 { "movdqu", EX
, XM
, XX
},
1594 { "movdqa", EX
, XM
, XX
},
1595 { "(bad)", EX
, XM
, XX
},
1599 { "(bad)", EX
, XM
, XX
},
1600 { "movq2dq", XM
, MS
, XX
},
1601 { "movq", EX
, XM
, XX
},
1602 { "movdq2q", MX
, XS
, XX
},
1606 { "pshufw", MX
, EM
, Ib
},
1607 { "pshufhw", XM
, EX
, Ib
},
1608 { "pshufd", XM
, EX
, Ib
},
1609 { "pshuflw", XM
, EX
, Ib
},
1613 { "movd", Ed
, MX
, XX
},
1614 { "movq", XM
, EX
, XX
},
1615 { "movd", Ed
, XM
, XX
},
1616 { "(bad)", Ed
, XM
, XX
},
1620 { "(bad)", MX
, EX
, XX
},
1621 { "(bad)", XM
, EX
, XX
},
1622 { "punpckhqdq", XM
, EX
, XX
},
1623 { "(bad)", XM
, EX
, XX
},
1627 { "movntq", Ev
, MX
, XX
},
1628 { "(bad)", Ev
, XM
, XX
},
1629 { "movntdq", Ev
, XM
, XX
},
1630 { "(bad)", Ev
, XM
, XX
},
1634 { "(bad)", MX
, EX
, XX
},
1635 { "(bad)", XM
, EX
, XX
},
1636 { "punpcklqdq", XM
, EX
, XX
},
1637 { "(bad)", XM
, EX
, XX
},
1641 static const struct dis386 x86_64_table
[][2] = {
1643 { "arpl", Ew
, Gw
, XX
},
1644 { "movs{||lq|xd}", Gv
, Ed
, XX
},
1648 #define INTERNAL_DISASSEMBLER_ERROR _("<internal disassembler error>")
1660 FETCH_DATA (the_info
, codep
+ 1);
1664 /* REX prefixes family. */
1687 prefixes
|= PREFIX_REPZ
;
1690 prefixes
|= PREFIX_REPNZ
;
1693 prefixes
|= PREFIX_LOCK
;
1696 prefixes
|= PREFIX_CS
;
1699 prefixes
|= PREFIX_SS
;
1702 prefixes
|= PREFIX_DS
;
1705 prefixes
|= PREFIX_ES
;
1708 prefixes
|= PREFIX_FS
;
1711 prefixes
|= PREFIX_GS
;
1714 prefixes
|= PREFIX_DATA
;
1717 prefixes
|= PREFIX_ADDR
;
1720 /* fwait is really an instruction. If there are prefixes
1721 before the fwait, they belong to the fwait, *not* to the
1722 following instruction. */
1725 prefixes
|= PREFIX_FWAIT
;
1729 prefixes
= PREFIX_FWAIT
;
1734 /* Rex is ignored when followed by another prefix. */
1737 oappend (prefix_name (rex
, 0));
1745 /* Return the name of the prefix byte PREF, or NULL if PREF is not a
1749 prefix_name (pref
, sizeflag
)
1755 /* REX prefixes family. */
1807 return (sizeflag
& DFLAG
) ? "data16" : "data32";
1810 return (sizeflag
& AFLAG
) ? "addr32" : "addr64";
1812 return ((sizeflag
& AFLAG
) && !mode_64bit
) ? "addr16" : "addr32";
1820 static char op1out
[100], op2out
[100], op3out
[100];
1821 static int op_ad
, op_index
[3];
1822 static bfd_vma op_address
[3];
1823 static bfd_vma op_riprel
[3];
1824 static bfd_vma start_pc
;
1827 * On the 386's of 1988, the maximum length of an instruction is 15 bytes.
1828 * (see topic "Redundant prefixes" in the "Differences from 8086"
1829 * section of the "Virtual 8086 Mode" chapter.)
1830 * 'pc' should be the address of this instruction, it will
1831 * be used to print the target address if this is a relative jump or call
1832 * The function returns the length of this instruction in bytes.
1835 static int8_t intel_syntax
;
1836 static char open_char
;
1837 static char close_char
;
1838 static char separator_char
;
1839 static char scale_char
;
1841 /* Here for backwards compatibility. When gdb stops using
1842 print_insn_i386_att and print_insn_i386_intel these functions can
1843 disappear, and print_insn_i386 be merged into print_insn. */
1845 print_insn_i386_att (pc
, info
)
1847 disassemble_info
*info
;
1851 return print_insn (pc
, info
);
1855 print_insn_i386_intel (pc
, info
)
1857 disassemble_info
*info
;
1861 return print_insn (pc
, info
);
1865 print_insn_i386 (pc
, info
)
1867 disassemble_info
*info
;
1871 return print_insn (pc
, info
);
1875 print_insn (pc
, info
)
1877 disassemble_info
*info
;
1879 const struct dis386
*dp
;
1882 char *first
, *second
, *third
;
1884 unsigned char uses_SSE_prefix
;
1887 struct dis_private priv
;
1889 mode_64bit
= (info
->mach
== bfd_mach_x86_64_intel_syntax
1890 || info
->mach
== bfd_mach_x86_64
);
1892 if (intel_syntax
== -1)
1893 intel_syntax
= (info
->mach
== bfd_mach_i386_i386_intel_syntax
1894 || info
->mach
== bfd_mach_x86_64_intel_syntax
);
1896 if (info
->mach
== bfd_mach_i386_i386
1897 || info
->mach
== bfd_mach_x86_64
1898 || info
->mach
== bfd_mach_i386_i386_intel_syntax
1899 || info
->mach
== bfd_mach_x86_64_intel_syntax
)
1900 priv
.orig_sizeflag
= AFLAG
| DFLAG
;
1901 else if (info
->mach
== bfd_mach_i386_i8086
)
1902 priv
.orig_sizeflag
= 0;
1906 for (p
= info
->disassembler_options
; p
!= NULL
; )
1908 if (strncmp (p
, "x86-64", 6) == 0)
1911 priv
.orig_sizeflag
= AFLAG
| DFLAG
;
1913 else if (strncmp (p
, "i386", 4) == 0)
1916 priv
.orig_sizeflag
= AFLAG
| DFLAG
;
1918 else if (strncmp (p
, "i8086", 5) == 0)
1921 priv
.orig_sizeflag
= 0;
1923 else if (strncmp (p
, "intel", 5) == 0)
1927 else if (strncmp (p
, "att", 3) == 0)
1931 else if (strncmp (p
, "addr", 4) == 0)
1933 if (p
[4] == '1' && p
[5] == '6')
1934 priv
.orig_sizeflag
&= ~AFLAG
;
1935 else if (p
[4] == '3' && p
[5] == '2')
1936 priv
.orig_sizeflag
|= AFLAG
;
1938 else if (strncmp (p
, "data", 4) == 0)
1940 if (p
[4] == '1' && p
[5] == '6')
1941 priv
.orig_sizeflag
&= ~DFLAG
;
1942 else if (p
[4] == '3' && p
[5] == '2')
1943 priv
.orig_sizeflag
|= DFLAG
;
1945 else if (strncmp (p
, "suffix", 6) == 0)
1946 priv
.orig_sizeflag
|= SUFFIX_ALWAYS
;
1948 p
= strchr (p
, ',');
1955 names64
= intel_names64
;
1956 names32
= intel_names32
;
1957 names16
= intel_names16
;
1958 names8
= intel_names8
;
1959 names8rex
= intel_names8rex
;
1960 names_seg
= intel_names_seg
;
1961 index16
= intel_index16
;
1964 separator_char
= '+';
1969 names64
= att_names64
;
1970 names32
= att_names32
;
1971 names16
= att_names16
;
1972 names8
= att_names8
;
1973 names8rex
= att_names8rex
;
1974 names_seg
= att_names_seg
;
1975 index16
= att_index16
;
1978 separator_char
= ',';
1982 /* The output looks better if we put 7 bytes on a line, since that
1983 puts most long word instructions on a single line. */
1984 info
->bytes_per_line
= 7;
1986 info
->private_data
= (PTR
) &priv
;
1987 priv
.max_fetched
= priv
.the_buffer
;
1988 priv
.insn_start
= pc
;
1995 op_index
[0] = op_index
[1] = op_index
[2] = -1;
1999 start_codep
= priv
.the_buffer
;
2000 codep
= priv
.the_buffer
;
2002 if (setjmp (priv
.bailout
) != 0)
2006 /* Getting here means we tried for data but didn't get it. That
2007 means we have an incomplete instruction of some sort. Just
2008 print the first byte as a prefix or a .byte pseudo-op. */
2009 if (codep
> priv
.the_buffer
)
2011 name
= prefix_name (priv
.the_buffer
[0], priv
.orig_sizeflag
);
2013 (*info
->fprintf_func
) (info
->stream
, "%s", name
);
2016 /* Just print the first byte as a .byte instruction. */
2017 (*info
->fprintf_func
) (info
->stream
, ".byte 0x%x",
2018 (unsigned int) priv
.the_buffer
[0]);
2031 sizeflag
= priv
.orig_sizeflag
;
2033 FETCH_DATA (info
, codep
+ 1);
2034 two_source_ops
= (*codep
== 0x62) || (*codep
== 0xc8);
2036 if ((prefixes
& PREFIX_FWAIT
)
2037 && ((*codep
< 0xd8) || (*codep
> 0xdf)))
2041 /* fwait not followed by floating point instruction. Print the
2042 first prefix, which is probably fwait itself. */
2043 name
= prefix_name (priv
.the_buffer
[0], priv
.orig_sizeflag
);
2045 name
= INTERNAL_DISASSEMBLER_ERROR
;
2046 (*info
->fprintf_func
) (info
->stream
, "%s", name
);
2052 FETCH_DATA (info
, codep
+ 2);
2053 dp
= &dis386_twobyte
[*++codep
];
2054 need_modrm
= twobyte_has_modrm
[*codep
];
2055 uses_SSE_prefix
= twobyte_uses_SSE_prefix
[*codep
];
2059 dp
= &dis386
[*codep
];
2060 need_modrm
= onebyte_has_modrm
[*codep
];
2061 uses_SSE_prefix
= 0;
2065 if (!uses_SSE_prefix
&& (prefixes
& PREFIX_REPZ
))
2068 used_prefixes
|= PREFIX_REPZ
;
2070 if (!uses_SSE_prefix
&& (prefixes
& PREFIX_REPNZ
))
2073 used_prefixes
|= PREFIX_REPNZ
;
2075 if (prefixes
& PREFIX_LOCK
)
2078 used_prefixes
|= PREFIX_LOCK
;
2081 if (prefixes
& PREFIX_ADDR
)
2084 if (dp
->bytemode3
!= loop_jcxz_mode
|| intel_syntax
)
2086 if ((sizeflag
& AFLAG
) || mode_64bit
)
2087 oappend ("addr32 ");
2089 oappend ("addr16 ");
2090 used_prefixes
|= PREFIX_ADDR
;
2094 if (!uses_SSE_prefix
&& (prefixes
& PREFIX_DATA
))
2097 if (dp
->bytemode3
== cond_jump_mode
2098 && dp
->bytemode1
== v_mode
2101 if (sizeflag
& DFLAG
)
2102 oappend ("data32 ");
2104 oappend ("data16 ");
2105 used_prefixes
|= PREFIX_DATA
;
2111 FETCH_DATA (info
, codep
+ 1);
2112 mod
= (*codep
>> 6) & 3;
2113 reg
= (*codep
>> 3) & 7;
2117 if (dp
->name
== NULL
&& dp
->bytemode1
== FLOATCODE
)
2124 if (dp
->name
== NULL
)
2126 switch (dp
->bytemode1
)
2129 dp
= &grps
[dp
->bytemode2
][reg
];
2132 case USE_PREFIX_USER_TABLE
:
2134 used_prefixes
|= (prefixes
& PREFIX_REPZ
);
2135 if (prefixes
& PREFIX_REPZ
)
2139 used_prefixes
|= (prefixes
& PREFIX_DATA
);
2140 if (prefixes
& PREFIX_DATA
)
2144 used_prefixes
|= (prefixes
& PREFIX_REPNZ
);
2145 if (prefixes
& PREFIX_REPNZ
)
2149 dp
= &prefix_user_table
[dp
->bytemode2
][index
];
2152 case X86_64_SPECIAL
:
2153 dp
= &x86_64_table
[dp
->bytemode2
][mode_64bit
];
2157 oappend (INTERNAL_DISASSEMBLER_ERROR
);
2162 if (putop (dp
->name
, sizeflag
) == 0)
2167 (*dp
->op1
) (dp
->bytemode1
, sizeflag
);
2172 (*dp
->op2
) (dp
->bytemode2
, sizeflag
);
2177 (*dp
->op3
) (dp
->bytemode3
, sizeflag
);
2181 /* See if any prefixes were not used. If so, print the first one
2182 separately. If we don't do this, we'll wind up printing an
2183 instruction stream which does not precisely correspond to the
2184 bytes we are disassembling. */
2185 if ((prefixes
& ~used_prefixes
) != 0)
2189 name
= prefix_name (priv
.the_buffer
[0], priv
.orig_sizeflag
);
2191 name
= INTERNAL_DISASSEMBLER_ERROR
;
2192 (*info
->fprintf_func
) (info
->stream
, "%s", name
);
2195 if (rex
& ~rex_used
)
2198 name
= prefix_name (rex
| 0x40, priv
.orig_sizeflag
);
2200 name
= INTERNAL_DISASSEMBLER_ERROR
;
2201 (*info
->fprintf_func
) (info
->stream
, "%s ", name
);
2204 obufp
= obuf
+ strlen (obuf
);
2205 for (i
= strlen (obuf
); i
< 6; i
++)
2208 (*info
->fprintf_func
) (info
->stream
, "%s", obuf
);
2210 /* The enter and bound instructions are printed with operands in the same
2211 order as the intel book; everything else is printed in reverse order. */
2212 if (intel_syntax
|| two_source_ops
)
2217 op_ad
= op_index
[0];
2218 op_index
[0] = op_index
[2];
2219 op_index
[2] = op_ad
;
2230 if (op_index
[0] != -1 && !op_riprel
[0])
2231 (*info
->print_address_func
) ((bfd_vma
) op_address
[op_index
[0]], info
);
2233 (*info
->fprintf_func
) (info
->stream
, "%s", first
);
2239 (*info
->fprintf_func
) (info
->stream
, ",");
2240 if (op_index
[1] != -1 && !op_riprel
[1])
2241 (*info
->print_address_func
) ((bfd_vma
) op_address
[op_index
[1]], info
);
2243 (*info
->fprintf_func
) (info
->stream
, "%s", second
);
2249 (*info
->fprintf_func
) (info
->stream
, ",");
2250 if (op_index
[2] != -1 && !op_riprel
[2])
2251 (*info
->print_address_func
) ((bfd_vma
) op_address
[op_index
[2]], info
);
2253 (*info
->fprintf_func
) (info
->stream
, "%s", third
);
2255 for (i
= 0; i
< 3; i
++)
2256 if (op_index
[i
] != -1 && op_riprel
[i
])
2258 (*info
->fprintf_func
) (info
->stream
, " # ");
2259 (*info
->print_address_func
) ((bfd_vma
) (start_pc
+ codep
- start_codep
2260 + op_address
[op_index
[i
]]), info
);
2262 return codep
- priv
.the_buffer
;
2265 static const char *float_mem
[] = {
2341 #define STi OP_STi, 0
2343 #define FGRPd9_2 NULL, NULL, 0, NULL, 0, NULL, 0
2344 #define FGRPd9_4 NULL, NULL, 1, NULL, 0, NULL, 0
2345 #define FGRPd9_5 NULL, NULL, 2, NULL, 0, NULL, 0
2346 #define FGRPd9_6 NULL, NULL, 3, NULL, 0, NULL, 0
2347 #define FGRPd9_7 NULL, NULL, 4, NULL, 0, NULL, 0
2348 #define FGRPda_5 NULL, NULL, 5, NULL, 0, NULL, 0
2349 #define FGRPdb_4 NULL, NULL, 6, NULL, 0, NULL, 0
2350 #define FGRPde_3 NULL, NULL, 7, NULL, 0, NULL, 0
2351 #define FGRPdf_4 NULL, NULL, 8, NULL, 0, NULL, 0
2353 static const struct dis386 float_reg
[][8] = {
2356 { "fadd", ST
, STi
, XX
},
2357 { "fmul", ST
, STi
, XX
},
2358 { "fcom", STi
, XX
, XX
},
2359 { "fcomp", STi
, XX
, XX
},
2360 { "fsub", ST
, STi
, XX
},
2361 { "fsubr", ST
, STi
, XX
},
2362 { "fdiv", ST
, STi
, XX
},
2363 { "fdivr", ST
, STi
, XX
},
2367 { "fld", STi
, XX
, XX
},
2368 { "fxch", STi
, XX
, XX
},
2370 { "(bad)", XX
, XX
, XX
},
2378 { "fcmovb", ST
, STi
, XX
},
2379 { "fcmove", ST
, STi
, XX
},
2380 { "fcmovbe",ST
, STi
, XX
},
2381 { "fcmovu", ST
, STi
, XX
},
2382 { "(bad)", XX
, XX
, XX
},
2384 { "(bad)", XX
, XX
, XX
},
2385 { "(bad)", XX
, XX
, XX
},
2389 { "fcmovnb",ST
, STi
, XX
},
2390 { "fcmovne",ST
, STi
, XX
},
2391 { "fcmovnbe",ST
, STi
, XX
},
2392 { "fcmovnu",ST
, STi
, XX
},
2394 { "fucomi", ST
, STi
, XX
},
2395 { "fcomi", ST
, STi
, XX
},
2396 { "(bad)", XX
, XX
, XX
},
2400 { "fadd", STi
, ST
, XX
},
2401 { "fmul", STi
, ST
, XX
},
2402 { "(bad)", XX
, XX
, XX
},
2403 { "(bad)", XX
, XX
, XX
},
2405 { "fsub", STi
, ST
, XX
},
2406 { "fsubr", STi
, ST
, XX
},
2407 { "fdiv", STi
, ST
, XX
},
2408 { "fdivr", STi
, ST
, XX
},
2410 { "fsubr", STi
, ST
, XX
},
2411 { "fsub", STi
, ST
, XX
},
2412 { "fdivr", STi
, ST
, XX
},
2413 { "fdiv", STi
, ST
, XX
},
2418 { "ffree", STi
, XX
, XX
},
2419 { "(bad)", XX
, XX
, XX
},
2420 { "fst", STi
, XX
, XX
},
2421 { "fstp", STi
, XX
, XX
},
2422 { "fucom", STi
, XX
, XX
},
2423 { "fucomp", STi
, XX
, XX
},
2424 { "(bad)", XX
, XX
, XX
},
2425 { "(bad)", XX
, XX
, XX
},
2429 { "faddp", STi
, ST
, XX
},
2430 { "fmulp", STi
, ST
, XX
},
2431 { "(bad)", XX
, XX
, XX
},
2434 { "fsubp", STi
, ST
, XX
},
2435 { "fsubrp", STi
, ST
, XX
},
2436 { "fdivp", STi
, ST
, XX
},
2437 { "fdivrp", STi
, ST
, XX
},
2439 { "fsubrp", STi
, ST
, XX
},
2440 { "fsubp", STi
, ST
, XX
},
2441 { "fdivrp", STi
, ST
, XX
},
2442 { "fdivp", STi
, ST
, XX
},
2447 { "ffreep", STi
, XX
, XX
},
2448 { "(bad)", XX
, XX
, XX
},
2449 { "(bad)", XX
, XX
, XX
},
2450 { "(bad)", XX
, XX
, XX
},
2452 { "fucomip",ST
, STi
, XX
},
2453 { "fcomip", ST
, STi
, XX
},
2454 { "(bad)", XX
, XX
, XX
},
2458 static char *fgrps
[][8] = {
2461 "fnop","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)",
2466 "fchs","fabs","(bad)","(bad)","ftst","fxam","(bad)","(bad)",
2471 "fld1","fldl2t","fldl2e","fldpi","fldlg2","fldln2","fldz","(bad)",
2476 "f2xm1","fyl2x","fptan","fpatan","fxtract","fprem1","fdecstp","fincstp",
2481 "fprem","fyl2xp1","fsqrt","fsincos","frndint","fscale","fsin","fcos",
2486 "(bad)","fucompp","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)",
2491 "feni(287 only)","fdisi(287 only)","fNclex","fNinit",
2492 "fNsetpm(287 only)","(bad)","(bad)","(bad)",
2497 "(bad)","fcompp","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)",
2502 "fNstsw","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)",
2510 const struct dis386
*dp
;
2511 unsigned char floatop
;
2513 floatop
= codep
[-1];
2517 putop (float_mem
[(floatop
- 0xd8) * 8 + reg
], sizeflag
);
2519 if (floatop
== 0xdb)
2520 OP_E (x_mode
, sizeflag
);
2521 else if (floatop
== 0xdd)
2522 OP_E (d_mode
, sizeflag
);
2524 OP_E (v_mode
, sizeflag
);
2527 /* Skip mod/rm byte. */
2531 dp
= &float_reg
[floatop
- 0xd8][reg
];
2532 if (dp
->name
== NULL
)
2534 putop (fgrps
[dp
->bytemode1
][rm
], sizeflag
);
2536 /* Instruction fnstsw is only one with strange arg. */
2537 if (floatop
== 0xdf && codep
[-1] == 0xe0)
2538 strcpy (op1out
, names16
[0]);
2542 putop (dp
->name
, sizeflag
);
2546 (*dp
->op1
) (dp
->bytemode1
, sizeflag
);
2549 (*dp
->op2
) (dp
->bytemode2
, sizeflag
);
2554 OP_ST (bytemode
, sizeflag
)
2562 OP_STi (bytemode
, sizeflag
)
2566 sprintf (scratchbuf
, "%%st(%d)", rm
);
2567 oappend (scratchbuf
+ intel_syntax
);
2570 /* Capital letters in template are macros. */
2572 putop (template, sizeflag
)
2573 const char *template;
2579 for (p
= template; *p
; p
++)
2598 /* Alternative not valid. */
2599 strcpy (obuf
, "(bad)");
2603 else if (*p
== '\0')
2621 if (mod
!= 3 || (sizeflag
& SUFFIX_ALWAYS
))
2627 if (sizeflag
& SUFFIX_ALWAYS
)
2630 case 'E': /* For jcxz/jecxz */
2633 if (sizeflag
& AFLAG
)
2639 if (sizeflag
& AFLAG
)
2641 used_prefixes
|= (prefixes
& PREFIX_ADDR
);
2646 if ((prefixes
& PREFIX_ADDR
) || (sizeflag
& SUFFIX_ALWAYS
))
2648 if (sizeflag
& AFLAG
)
2649 *obufp
++ = mode_64bit
? 'q' : 'l';
2651 *obufp
++ = mode_64bit
? 'l' : 'w';
2652 used_prefixes
|= (prefixes
& PREFIX_ADDR
);
2658 if ((prefixes
& (PREFIX_CS
| PREFIX_DS
)) == PREFIX_CS
2659 || (prefixes
& (PREFIX_CS
| PREFIX_DS
)) == PREFIX_DS
)
2661 used_prefixes
|= prefixes
& (PREFIX_CS
| PREFIX_DS
);
2664 if (prefixes
& PREFIX_DS
)
2673 if (sizeflag
& SUFFIX_ALWAYS
)
2677 if ((prefixes
& PREFIX_FWAIT
) == 0)
2680 used_prefixes
|= PREFIX_FWAIT
;
2683 USED_REX (REX_MODE64
);
2684 if (rex
& REX_MODE64
)
2701 if ((prefixes
& PREFIX_DATA
)
2702 || (rex
& REX_MODE64
)
2703 || (sizeflag
& SUFFIX_ALWAYS
))
2705 USED_REX (REX_MODE64
);
2706 if (rex
& REX_MODE64
)
2710 if (sizeflag
& DFLAG
)
2714 used_prefixes
|= (prefixes
& PREFIX_DATA
);
2730 USED_REX (REX_MODE64
);
2731 if (mod
!= 3 || (sizeflag
& SUFFIX_ALWAYS
))
2733 if (rex
& REX_MODE64
)
2737 if (sizeflag
& DFLAG
)
2741 used_prefixes
|= (prefixes
& PREFIX_DATA
);
2746 USED_REX (REX_MODE64
);
2749 if (rex
& REX_MODE64
)
2754 else if (sizeflag
& DFLAG
)
2767 if (rex
& REX_MODE64
)
2769 else if (sizeflag
& DFLAG
)
2774 if (!(rex
& REX_MODE64
))
2775 used_prefixes
|= (prefixes
& PREFIX_DATA
);
2780 if (sizeflag
& SUFFIX_ALWAYS
)
2782 if (rex
& REX_MODE64
)
2786 if (sizeflag
& DFLAG
)
2790 used_prefixes
|= (prefixes
& PREFIX_DATA
);
2795 if (prefixes
& PREFIX_DATA
)
2799 used_prefixes
|= (prefixes
& PREFIX_DATA
);
2804 if (rex
& REX_MODE64
)
2806 USED_REX (REX_MODE64
);
2810 /* implicit operand size 'l' for i386 or 'q' for x86-64 */
2812 /* operand size flag for cwtl, cbtw */
2816 else if (sizeflag
& DFLAG
)
2827 if (sizeflag
& DFLAG
)
2838 used_prefixes
|= (prefixes
& PREFIX_DATA
);
2851 obufp
+= strlen (s
);
2857 if (prefixes
& PREFIX_CS
)
2859 used_prefixes
|= PREFIX_CS
;
2860 oappend ("%cs:" + intel_syntax
);
2862 if (prefixes
& PREFIX_DS
)
2864 used_prefixes
|= PREFIX_DS
;
2865 oappend ("%ds:" + intel_syntax
);
2867 if (prefixes
& PREFIX_SS
)
2869 used_prefixes
|= PREFIX_SS
;
2870 oappend ("%ss:" + intel_syntax
);
2872 if (prefixes
& PREFIX_ES
)
2874 used_prefixes
|= PREFIX_ES
;
2875 oappend ("%es:" + intel_syntax
);
2877 if (prefixes
& PREFIX_FS
)
2879 used_prefixes
|= PREFIX_FS
;
2880 oappend ("%fs:" + intel_syntax
);
2882 if (prefixes
& PREFIX_GS
)
2884 used_prefixes
|= PREFIX_GS
;
2885 oappend ("%gs:" + intel_syntax
);
2890 OP_indirE (bytemode
, sizeflag
)
2896 OP_E (bytemode
, sizeflag
);
2900 print_operand_value (buf
, hex
, disp
)
2913 sprintf_vma (tmp
, disp
);
2914 for (i
= 0; tmp
[i
] == '0' && tmp
[i
+ 1]; i
++);
2915 strcpy (buf
+ 2, tmp
+ i
);
2919 bfd_signed_vma v
= disp
;
2926 /* Check for possible overflow on 0x8000000000000000. */
2929 strcpy (buf
, "9223372036854775808");
2943 tmp
[28 - i
] = (v
% 10) + '0';
2947 strcpy (buf
, tmp
+ 29 - i
);
2953 sprintf (buf
, "0x%x", (unsigned int) disp
);
2955 sprintf (buf
, "%d", (int) disp
);
2960 OP_E (bytemode
, sizeflag
)
2967 USED_REX (REX_EXTZ
);
2971 /* Skip mod/rm byte. */
2982 oappend (names8rex
[rm
+ add
]);
2984 oappend (names8
[rm
+ add
]);
2987 oappend (names16
[rm
+ add
]);
2990 oappend (names32
[rm
+ add
]);
2993 oappend (names64
[rm
+ add
]);
2997 oappend (names64
[rm
+ add
]);
2999 oappend (names32
[rm
+ add
]);
3002 USED_REX (REX_MODE64
);
3003 if (rex
& REX_MODE64
)
3004 oappend (names64
[rm
+ add
]);
3005 else if (sizeflag
& DFLAG
)
3006 oappend (names32
[rm
+ add
]);
3008 oappend (names16
[rm
+ add
]);
3009 used_prefixes
|= (prefixes
& PREFIX_DATA
);
3012 if (!(codep
[-2] == 0xAE && codep
[-1] == 0xF8 /* sfence */)
3013 && !(codep
[-2] == 0xAE && codep
[-1] == 0xF0 /* mfence */)
3014 && !(codep
[-2] == 0xAE && codep
[-1] == 0xe8 /* lfence */))
3015 BadOp (); /* bad sfence,lea,lds,les,lfs,lgs,lss modrm */
3018 oappend (INTERNAL_DISASSEMBLER_ERROR
);
3027 if ((sizeflag
& AFLAG
) || mode_64bit
) /* 32 bit address mode */
3042 FETCH_DATA (the_info
, codep
+ 1);
3043 scale
= (*codep
>> 6) & 3;
3044 index
= (*codep
>> 3) & 7;
3046 USED_REX (REX_EXTY
);
3047 USED_REX (REX_EXTZ
);
3058 if ((base
& 7) == 5)
3061 if (mode_64bit
&& !havesib
&& (sizeflag
& AFLAG
))
3067 FETCH_DATA (the_info
, codep
+ 1);
3069 if ((disp
& 0x80) != 0)
3078 if (mod
!= 0 || (base
& 7) == 5)
3080 print_operand_value (scratchbuf
, !riprel
, disp
);
3081 oappend (scratchbuf
);
3089 if (havebase
|| (havesib
&& (index
!= 4 || scale
!= 0)))
3096 oappend ("BYTE PTR ");
3099 oappend ("WORD PTR ");
3102 oappend ("DWORD PTR ");
3105 oappend ("QWORD PTR ");
3109 oappend ("DWORD PTR ");
3111 oappend ("QWORD PTR ");
3114 oappend ("XWORD PTR ");
3120 *obufp
++ = open_char
;
3121 if (intel_syntax
&& riprel
)
3124 USED_REX (REX_EXTZ
);
3125 if (!havesib
&& (rex
& REX_EXTZ
))
3128 oappend (mode_64bit
&& (sizeflag
& AFLAG
)
3129 ? names64
[base
] : names32
[base
]);
3138 *obufp
++ = separator_char
;
3141 sprintf (scratchbuf
, "%s",
3142 mode_64bit
&& (sizeflag
& AFLAG
)
3143 ? names64
[index
] : names32
[index
]);
3146 sprintf (scratchbuf
, ",%s",
3147 mode_64bit
&& (sizeflag
& AFLAG
)
3148 ? names64
[index
] : names32
[index
]);
3149 oappend (scratchbuf
);
3153 && bytemode
!= b_mode
3154 && bytemode
!= w_mode
3155 && bytemode
!= v_mode
))
3157 *obufp
++ = scale_char
;
3159 sprintf (scratchbuf
, "%d", 1 << scale
);
3160 oappend (scratchbuf
);
3164 if (mod
!= 0 || (base
& 7) == 5)
3166 /* Don't print zero displacements. */
3169 if ((bfd_signed_vma
) disp
> 0)
3175 print_operand_value (scratchbuf
, 0, disp
);
3176 oappend (scratchbuf
);
3180 *obufp
++ = close_char
;
3183 else if (intel_syntax
)
3185 if (mod
!= 0 || (base
& 7) == 5)
3187 if (prefixes
& (PREFIX_CS
| PREFIX_SS
| PREFIX_DS
3188 | PREFIX_ES
| PREFIX_FS
| PREFIX_GS
))
3192 oappend (names_seg
[ds_reg
- es_reg
]);
3195 print_operand_value (scratchbuf
, 1, disp
);
3196 oappend (scratchbuf
);
3201 { /* 16 bit address mode */
3208 if ((disp
& 0x8000) != 0)
3213 FETCH_DATA (the_info
, codep
+ 1);
3215 if ((disp
& 0x80) != 0)
3220 if ((disp
& 0x8000) != 0)
3226 if (mod
!= 0 || (rm
& 7) == 6)
3228 print_operand_value (scratchbuf
, 0, disp
);
3229 oappend (scratchbuf
);
3232 if (mod
!= 0 || (rm
& 7) != 6)
3234 *obufp
++ = open_char
;
3236 oappend (index16
[rm
+ add
]);
3237 *obufp
++ = close_char
;
3244 OP_G (bytemode
, sizeflag
)
3249 USED_REX (REX_EXTX
);
3257 oappend (names8rex
[reg
+ add
]);
3259 oappend (names8
[reg
+ add
]);
3262 oappend (names16
[reg
+ add
]);
3265 oappend (names32
[reg
+ add
]);
3268 oappend (names64
[reg
+ add
]);
3271 USED_REX (REX_MODE64
);
3272 if (rex
& REX_MODE64
)
3273 oappend (names64
[reg
+ add
]);
3274 else if (sizeflag
& DFLAG
)
3275 oappend (names32
[reg
+ add
]);
3277 oappend (names16
[reg
+ add
]);
3278 used_prefixes
|= (prefixes
& PREFIX_DATA
);
3281 oappend (INTERNAL_DISASSEMBLER_ERROR
);
3294 FETCH_DATA (the_info
, codep
+ 8);
3295 a
= *codep
++ & 0xff;
3296 a
|= (*codep
++ & 0xff) << 8;
3297 a
|= (*codep
++ & 0xff) << 16;
3298 a
|= (*codep
++ & 0xff) << 24;
3299 b
= *codep
++ & 0xff;
3300 b
|= (*codep
++ & 0xff) << 8;
3301 b
|= (*codep
++ & 0xff) << 16;
3302 b
|= (*codep
++ & 0xff) << 24;
3303 x
= a
+ ((bfd_vma
) b
<< 32);
3311 static bfd_signed_vma
3314 bfd_signed_vma x
= 0;
3316 FETCH_DATA (the_info
, codep
+ 4);
3317 x
= *codep
++ & (bfd_signed_vma
) 0xff;
3318 x
|= (*codep
++ & (bfd_signed_vma
) 0xff) << 8;
3319 x
|= (*codep
++ & (bfd_signed_vma
) 0xff) << 16;
3320 x
|= (*codep
++ & (bfd_signed_vma
) 0xff) << 24;
3324 static bfd_signed_vma
3327 bfd_signed_vma x
= 0;
3329 FETCH_DATA (the_info
, codep
+ 4);
3330 x
= *codep
++ & (bfd_signed_vma
) 0xff;
3331 x
|= (*codep
++ & (bfd_signed_vma
) 0xff) << 8;
3332 x
|= (*codep
++ & (bfd_signed_vma
) 0xff) << 16;
3333 x
|= (*codep
++ & (bfd_signed_vma
) 0xff) << 24;
3335 x
= (x
^ ((bfd_signed_vma
) 1 << 31)) - ((bfd_signed_vma
) 1 << 31);
3345 FETCH_DATA (the_info
, codep
+ 2);
3346 x
= *codep
++ & 0xff;
3347 x
|= (*codep
++ & 0xff) << 8;
3356 op_index
[op_ad
] = op_ad
;
3359 op_address
[op_ad
] = op
;
3360 op_riprel
[op_ad
] = riprel
;
3364 /* Mask to get a 32-bit address. */
3365 op_address
[op_ad
] = op
& 0xffffffff;
3366 op_riprel
[op_ad
] = riprel
& 0xffffffff;
3371 OP_REG (code
, sizeflag
)
3377 USED_REX (REX_EXTZ
);
3389 case ax_reg
: case cx_reg
: case dx_reg
: case bx_reg
:
3390 case sp_reg
: case bp_reg
: case si_reg
: case di_reg
:
3391 s
= names16
[code
- ax_reg
+ add
];
3393 case es_reg
: case ss_reg
: case cs_reg
:
3394 case ds_reg
: case fs_reg
: case gs_reg
:
3395 s
= names_seg
[code
- es_reg
+ add
];
3397 case al_reg
: case ah_reg
: case cl_reg
: case ch_reg
:
3398 case dl_reg
: case dh_reg
: case bl_reg
: case bh_reg
:
3401 s
= names8rex
[code
- al_reg
+ add
];
3403 s
= names8
[code
- al_reg
];
3405 case rAX_reg
: case rCX_reg
: case rDX_reg
: case rBX_reg
:
3406 case rSP_reg
: case rBP_reg
: case rSI_reg
: case rDI_reg
:
3409 s
= names64
[code
- rAX_reg
+ add
];
3412 code
+= eAX_reg
- rAX_reg
;
3414 case eAX_reg
: case eCX_reg
: case eDX_reg
: case eBX_reg
:
3415 case eSP_reg
: case eBP_reg
: case eSI_reg
: case eDI_reg
:
3416 USED_REX (REX_MODE64
);
3417 if (rex
& REX_MODE64
)
3418 s
= names64
[code
- eAX_reg
+ add
];
3419 else if (sizeflag
& DFLAG
)
3420 s
= names32
[code
- eAX_reg
+ add
];
3422 s
= names16
[code
- eAX_reg
+ add
];
3423 used_prefixes
|= (prefixes
& PREFIX_DATA
);
3426 s
= INTERNAL_DISASSEMBLER_ERROR
;
3433 OP_IMREG (code
, sizeflag
)
3447 case ax_reg
: case cx_reg
: case dx_reg
: case bx_reg
:
3448 case sp_reg
: case bp_reg
: case si_reg
: case di_reg
:
3449 s
= names16
[code
- ax_reg
];
3451 case es_reg
: case ss_reg
: case cs_reg
:
3452 case ds_reg
: case fs_reg
: case gs_reg
:
3453 s
= names_seg
[code
- es_reg
];
3455 case al_reg
: case ah_reg
: case cl_reg
: case ch_reg
:
3456 case dl_reg
: case dh_reg
: case bl_reg
: case bh_reg
:
3459 s
= names8rex
[code
- al_reg
];
3461 s
= names8
[code
- al_reg
];
3463 case eAX_reg
: case eCX_reg
: case eDX_reg
: case eBX_reg
:
3464 case eSP_reg
: case eBP_reg
: case eSI_reg
: case eDI_reg
:
3465 USED_REX (REX_MODE64
);
3466 if (rex
& REX_MODE64
)
3467 s
= names64
[code
- eAX_reg
];
3468 else if (sizeflag
& DFLAG
)
3469 s
= names32
[code
- eAX_reg
];
3471 s
= names16
[code
- eAX_reg
];
3472 used_prefixes
|= (prefixes
& PREFIX_DATA
);
3475 s
= INTERNAL_DISASSEMBLER_ERROR
;
3482 OP_I (bytemode
, sizeflag
)
3487 bfd_signed_vma mask
= -1;
3492 FETCH_DATA (the_info
, codep
+ 1);
3504 USED_REX (REX_MODE64
);
3505 if (rex
& REX_MODE64
)
3507 else if (sizeflag
& DFLAG
)
3517 used_prefixes
|= (prefixes
& PREFIX_DATA
);
3524 oappend (INTERNAL_DISASSEMBLER_ERROR
);
3529 scratchbuf
[0] = '$';
3530 print_operand_value (scratchbuf
+ 1, 1, op
);
3531 oappend (scratchbuf
+ intel_syntax
);
3532 scratchbuf
[0] = '\0';
3536 OP_I64 (bytemode
, sizeflag
)
3541 bfd_signed_vma mask
= -1;
3545 OP_I (bytemode
, sizeflag
);
3552 FETCH_DATA (the_info
, codep
+ 1);
3557 USED_REX (REX_MODE64
);
3558 if (rex
& REX_MODE64
)
3560 else if (sizeflag
& DFLAG
)
3570 used_prefixes
|= (prefixes
& PREFIX_DATA
);
3577 oappend (INTERNAL_DISASSEMBLER_ERROR
);
3582 scratchbuf
[0] = '$';
3583 print_operand_value (scratchbuf
+ 1, 1, op
);
3584 oappend (scratchbuf
+ intel_syntax
);
3585 scratchbuf
[0] = '\0';
3589 OP_sI (bytemode
, sizeflag
)
3594 bfd_signed_vma mask
= -1;
3599 FETCH_DATA (the_info
, codep
+ 1);
3601 if ((op
& 0x80) != 0)
3606 USED_REX (REX_MODE64
);
3607 if (rex
& REX_MODE64
)
3609 else if (sizeflag
& DFLAG
)
3618 if ((op
& 0x8000) != 0)
3621 used_prefixes
|= (prefixes
& PREFIX_DATA
);
3626 if ((op
& 0x8000) != 0)
3630 oappend (INTERNAL_DISASSEMBLER_ERROR
);
3634 scratchbuf
[0] = '$';
3635 print_operand_value (scratchbuf
+ 1, 1, op
);
3636 oappend (scratchbuf
+ intel_syntax
);
3640 OP_J (bytemode
, sizeflag
)
3650 FETCH_DATA (the_info
, codep
+ 1);
3652 if ((disp
& 0x80) != 0)
3656 if (sizeflag
& DFLAG
)
3661 /* For some reason, a data16 prefix on a jump instruction
3662 means that the pc is masked to 16 bits after the
3663 displacement is added! */
3668 oappend (INTERNAL_DISASSEMBLER_ERROR
);
3671 disp
= (start_pc
+ codep
- start_codep
+ disp
) & mask
;
3673 print_operand_value (scratchbuf
, 1, disp
);
3674 oappend (scratchbuf
);
3678 OP_SEG (dummy
, sizeflag
)
3682 oappend (names_seg
[reg
]);
3686 OP_DIR (dummy
, sizeflag
)
3692 if (sizeflag
& DFLAG
)
3702 used_prefixes
|= (prefixes
& PREFIX_DATA
);
3704 sprintf (scratchbuf
, "0x%x,0x%x", seg
, offset
);
3706 sprintf (scratchbuf
, "$0x%x,$0x%x", seg
, offset
);
3707 oappend (scratchbuf
);
3711 OP_OFF (bytemode
, sizeflag
)
3719 if ((sizeflag
& AFLAG
) || mode_64bit
)
3726 if (!(prefixes
& (PREFIX_CS
| PREFIX_SS
| PREFIX_DS
3727 | PREFIX_ES
| PREFIX_FS
| PREFIX_GS
)))
3729 oappend (names_seg
[ds_reg
- es_reg
]);
3733 print_operand_value (scratchbuf
, 1, off
);
3734 oappend (scratchbuf
);
3738 OP_OFF64 (bytemode
, sizeflag
)
3746 OP_OFF (bytemode
, sizeflag
);
3756 if (!(prefixes
& (PREFIX_CS
| PREFIX_SS
| PREFIX_DS
3757 | PREFIX_ES
| PREFIX_FS
| PREFIX_GS
)))
3759 oappend (names_seg
[ds_reg
- es_reg
]);
3763 print_operand_value (scratchbuf
, 1, off
);
3764 oappend (scratchbuf
);
3768 ptr_reg (code
, sizeflag
)
3778 USED_REX (REX_MODE64
);
3779 if (rex
& REX_MODE64
)
3781 if (!(sizeflag
& AFLAG
))
3782 s
= names32
[code
- eAX_reg
];
3784 s
= names64
[code
- eAX_reg
];
3786 else if (sizeflag
& AFLAG
)
3787 s
= names32
[code
- eAX_reg
];
3789 s
= names16
[code
- eAX_reg
];
3798 OP_ESreg (code
, sizeflag
)
3802 oappend ("%es:" + intel_syntax
);
3803 ptr_reg (code
, sizeflag
);
3807 OP_DSreg (code
, sizeflag
)
3818 prefixes
|= PREFIX_DS
;
3820 ptr_reg (code
, sizeflag
);
3824 OP_C (dummy
, sizeflag
)
3829 USED_REX (REX_EXTX
);
3832 sprintf (scratchbuf
, "%%cr%d", reg
+ add
);
3833 oappend (scratchbuf
+ intel_syntax
);
3837 OP_D (dummy
, sizeflag
)
3842 USED_REX (REX_EXTX
);
3846 sprintf (scratchbuf
, "db%d", reg
+ add
);
3848 sprintf (scratchbuf
, "%%db%d", reg
+ add
);
3849 oappend (scratchbuf
);
3853 OP_T (dummy
, sizeflag
)
3857 sprintf (scratchbuf
, "%%tr%d", reg
);
3858 oappend (scratchbuf
+ intel_syntax
);
3862 OP_Rd (bytemode
, sizeflag
)
3867 OP_E (bytemode
, sizeflag
);
3873 OP_MMX (bytemode
, sizeflag
)
3878 USED_REX (REX_EXTX
);
3881 used_prefixes
|= (prefixes
& PREFIX_DATA
);
3882 if (prefixes
& PREFIX_DATA
)
3883 sprintf (scratchbuf
, "%%xmm%d", reg
+ add
);
3885 sprintf (scratchbuf
, "%%mm%d", reg
+ add
);
3886 oappend (scratchbuf
+ intel_syntax
);
3890 OP_XMM (bytemode
, sizeflag
)
3895 USED_REX (REX_EXTX
);
3898 sprintf (scratchbuf
, "%%xmm%d", reg
+ add
);
3899 oappend (scratchbuf
+ intel_syntax
);
3903 OP_EM (bytemode
, sizeflag
)
3910 OP_E (bytemode
, sizeflag
);
3913 USED_REX (REX_EXTZ
);
3917 /* Skip mod/rm byte. */
3920 used_prefixes
|= (prefixes
& PREFIX_DATA
);
3921 if (prefixes
& PREFIX_DATA
)
3922 sprintf (scratchbuf
, "%%xmm%d", rm
+ add
);
3924 sprintf (scratchbuf
, "%%mm%d", rm
+ add
);
3925 oappend (scratchbuf
+ intel_syntax
);
3929 OP_EX (bytemode
, sizeflag
)
3936 OP_E (bytemode
, sizeflag
);
3939 USED_REX (REX_EXTZ
);
3943 /* Skip mod/rm byte. */
3946 sprintf (scratchbuf
, "%%xmm%d", rm
+ add
);
3947 oappend (scratchbuf
+ intel_syntax
);
3951 OP_MS (bytemode
, sizeflag
)
3956 OP_EM (bytemode
, sizeflag
);
3962 OP_XS (bytemode
, sizeflag
)
3967 OP_EX (bytemode
, sizeflag
);
3972 static const char *Suffix3DNow
[] = {
3973 /* 00 */ NULL
, NULL
, NULL
, NULL
,
3974 /* 04 */ NULL
, NULL
, NULL
, NULL
,
3975 /* 08 */ NULL
, NULL
, NULL
, NULL
,
3976 /* 0C */ "pi2fw", "pi2fd", NULL
, NULL
,
3977 /* 10 */ NULL
, NULL
, NULL
, NULL
,
3978 /* 14 */ NULL
, NULL
, NULL
, NULL
,
3979 /* 18 */ NULL
, NULL
, NULL
, NULL
,
3980 /* 1C */ "pf2iw", "pf2id", NULL
, NULL
,
3981 /* 20 */ NULL
, NULL
, NULL
, NULL
,
3982 /* 24 */ NULL
, NULL
, NULL
, NULL
,
3983 /* 28 */ NULL
, NULL
, NULL
, NULL
,
3984 /* 2C */ NULL
, NULL
, NULL
, NULL
,
3985 /* 30 */ NULL
, NULL
, NULL
, NULL
,
3986 /* 34 */ NULL
, NULL
, NULL
, NULL
,
3987 /* 38 */ NULL
, NULL
, NULL
, NULL
,
3988 /* 3C */ NULL
, NULL
, NULL
, NULL
,
3989 /* 40 */ NULL
, NULL
, NULL
, NULL
,
3990 /* 44 */ NULL
, NULL
, NULL
, NULL
,
3991 /* 48 */ NULL
, NULL
, NULL
, NULL
,
3992 /* 4C */ NULL
, NULL
, NULL
, NULL
,
3993 /* 50 */ NULL
, NULL
, NULL
, NULL
,
3994 /* 54 */ NULL
, NULL
, NULL
, NULL
,
3995 /* 58 */ NULL
, NULL
, NULL
, NULL
,
3996 /* 5C */ NULL
, NULL
, NULL
, NULL
,
3997 /* 60 */ NULL
, NULL
, NULL
, NULL
,
3998 /* 64 */ NULL
, NULL
, NULL
, NULL
,
3999 /* 68 */ NULL
, NULL
, NULL
, NULL
,
4000 /* 6C */ NULL
, NULL
, NULL
, NULL
,
4001 /* 70 */ NULL
, NULL
, NULL
, NULL
,
4002 /* 74 */ NULL
, NULL
, NULL
, NULL
,
4003 /* 78 */ NULL
, NULL
, NULL
, NULL
,
4004 /* 7C */ NULL
, NULL
, NULL
, NULL
,
4005 /* 80 */ NULL
, NULL
, NULL
, NULL
,
4006 /* 84 */ NULL
, NULL
, NULL
, NULL
,
4007 /* 88 */ NULL
, NULL
, "pfnacc", NULL
,
4008 /* 8C */ NULL
, NULL
, "pfpnacc", NULL
,
4009 /* 90 */ "pfcmpge", NULL
, NULL
, NULL
,
4010 /* 94 */ "pfmin", NULL
, "pfrcp", "pfrsqrt",
4011 /* 98 */ NULL
, NULL
, "pfsub", NULL
,
4012 /* 9C */ NULL
, NULL
, "pfadd", NULL
,
4013 /* A0 */ "pfcmpgt", NULL
, NULL
, NULL
,
4014 /* A4 */ "pfmax", NULL
, "pfrcpit1", "pfrsqit1",
4015 /* A8 */ NULL
, NULL
, "pfsubr", NULL
,
4016 /* AC */ NULL
, NULL
, "pfacc", NULL
,
4017 /* B0 */ "pfcmpeq", NULL
, NULL
, NULL
,
4018 /* B4 */ "pfmul", NULL
, "pfrcpit2", "pfmulhrw",
4019 /* B8 */ NULL
, NULL
, NULL
, "pswapd",
4020 /* BC */ NULL
, NULL
, NULL
, "pavgusb",
4021 /* C0 */ NULL
, NULL
, NULL
, NULL
,
4022 /* C4 */ NULL
, NULL
, NULL
, NULL
,
4023 /* C8 */ NULL
, NULL
, NULL
, NULL
,
4024 /* CC */ NULL
, NULL
, NULL
, NULL
,
4025 /* D0 */ NULL
, NULL
, NULL
, NULL
,
4026 /* D4 */ NULL
, NULL
, NULL
, NULL
,
4027 /* D8 */ NULL
, NULL
, NULL
, NULL
,
4028 /* DC */ NULL
, NULL
, NULL
, NULL
,
4029 /* E0 */ NULL
, NULL
, NULL
, NULL
,
4030 /* E4 */ NULL
, NULL
, NULL
, NULL
,
4031 /* E8 */ NULL
, NULL
, NULL
, NULL
,
4032 /* EC */ NULL
, NULL
, NULL
, NULL
,
4033 /* F0 */ NULL
, NULL
, NULL
, NULL
,
4034 /* F4 */ NULL
, NULL
, NULL
, NULL
,
4035 /* F8 */ NULL
, NULL
, NULL
, NULL
,
4036 /* FC */ NULL
, NULL
, NULL
, NULL
,
4040 OP_3DNowSuffix (bytemode
, sizeflag
)
4044 const char *mnemonic
;
4046 FETCH_DATA (the_info
, codep
+ 1);
4047 /* AMD 3DNow! instructions are specified by an opcode suffix in the
4048 place where an 8-bit immediate would normally go. ie. the last
4049 byte of the instruction. */
4050 obufp
= obuf
+ strlen (obuf
);
4051 mnemonic
= Suffix3DNow
[*codep
++ & 0xff];
4056 /* Since a variable sized modrm/sib chunk is between the start
4057 of the opcode (0x0f0f) and the opcode suffix, we need to do
4058 all the modrm processing first, and don't know until now that
4059 we have a bad opcode. This necessitates some cleaning up. */
4066 static const char *simd_cmp_op
[] = {
4078 OP_SIMD_Suffix (bytemode
, sizeflag
)
4082 unsigned int cmp_type
;
4084 FETCH_DATA (the_info
, codep
+ 1);
4085 obufp
= obuf
+ strlen (obuf
);
4086 cmp_type
= *codep
++ & 0xff;
4089 char suffix1
= 'p', suffix2
= 's';
4090 used_prefixes
|= (prefixes
& PREFIX_REPZ
);
4091 if (prefixes
& PREFIX_REPZ
)
4095 used_prefixes
|= (prefixes
& PREFIX_DATA
);
4096 if (prefixes
& PREFIX_DATA
)
4100 used_prefixes
|= (prefixes
& PREFIX_REPNZ
);
4101 if (prefixes
& PREFIX_REPNZ
)
4102 suffix1
= 's', suffix2
= 'd';
4105 sprintf (scratchbuf
, "cmp%s%c%c",
4106 simd_cmp_op
[cmp_type
], suffix1
, suffix2
);
4107 used_prefixes
|= (prefixes
& PREFIX_REPZ
);
4108 oappend (scratchbuf
);
4112 /* We have a bad extension byte. Clean up. */
4120 SIMD_Fixup (extrachar
, sizeflag
)
4124 /* Change movlps/movhps to movhlps/movlhps for 2 register operand
4125 forms of these instructions. */
4128 char *p
= obuf
+ strlen (obuf
);
4131 *(p
- 1) = *(p
- 2);
4132 *(p
- 2) = *(p
- 3);
4133 *(p
- 3) = extrachar
;
4140 /* Throw away prefixes and 1st. opcode byte. */
4141 codep
= insn_codep
+ 1;