2 * QEMU Ultrasparc APB PCI host
4 * Copyright (c) 2006 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25 /* XXX This file and most of its contests are somewhat misnamed. The
26 Ultrasparc PCI host is called the PCI Bus Module (PBM). The APB is
27 the secondary PCI bridge. */
30 typedef target_phys_addr_t pci_addr_t
;
33 typedef PCIHostState APBState
;
35 static void pci_apb_config_writel (void *opaque
, target_phys_addr_t addr
,
41 for (i
= 11; i
< 32; i
++) {
42 if ((val
& (1 << i
)) != 0)
45 s
->config_reg
= (1 << 16) | (val
& 0x7FC) | (i
<< 11);
48 static uint32_t pci_apb_config_readl (void *opaque
,
49 target_phys_addr_t addr
)
55 devfn
= (s
->config_reg
>> 8) & 0xFF;
56 val
= (1 << (devfn
>> 3)) | ((devfn
& 0x07) << 8) | (s
->config_reg
& 0xFC);
60 static CPUWriteMemoryFunc
*pci_apb_config_write
[] = {
61 &pci_apb_config_writel
,
62 &pci_apb_config_writel
,
63 &pci_apb_config_writel
,
66 static CPUReadMemoryFunc
*pci_apb_config_read
[] = {
67 &pci_apb_config_readl
,
68 &pci_apb_config_readl
,
69 &pci_apb_config_readl
,
72 static void apb_config_writel (void *opaque
, target_phys_addr_t addr
,
77 switch (addr
& 0x3f) {
78 case 0x00: // Control/Status
81 case 0x20: // Diagnostic
82 case 0x28: // Target address space
89 static uint32_t apb_config_readl (void *opaque
,
90 target_phys_addr_t addr
)
95 switch (addr
& 0x3f) {
96 case 0x00: // Control/Status
99 case 0x20: // Diagnostic
100 case 0x28: // Target address space
109 static CPUWriteMemoryFunc
*apb_config_write
[] = {
115 static CPUReadMemoryFunc
*apb_config_read
[] = {
121 static CPUWriteMemoryFunc
*pci_apb_write
[] = {
122 &pci_host_data_writeb
,
123 &pci_host_data_writew
,
124 &pci_host_data_writel
,
127 static CPUReadMemoryFunc
*pci_apb_read
[] = {
128 &pci_host_data_readb
,
129 &pci_host_data_readw
,
130 &pci_host_data_readl
,
133 static void pci_apb_iowriteb (void *opaque
, target_phys_addr_t addr
,
136 cpu_outb(NULL
, addr
& 0xffff, val
);
139 static void pci_apb_iowritew (void *opaque
, target_phys_addr_t addr
,
142 cpu_outw(NULL
, addr
& 0xffff, val
);
145 static void pci_apb_iowritel (void *opaque
, target_phys_addr_t addr
,
148 cpu_outl(NULL
, addr
& 0xffff, val
);
151 static uint32_t pci_apb_ioreadb (void *opaque
, target_phys_addr_t addr
)
155 val
= cpu_inb(NULL
, addr
& 0xffff);
159 static uint32_t pci_apb_ioreadw (void *opaque
, target_phys_addr_t addr
)
163 val
= cpu_inw(NULL
, addr
& 0xffff);
167 static uint32_t pci_apb_ioreadl (void *opaque
, target_phys_addr_t addr
)
171 val
= cpu_inl(NULL
, addr
& 0xffff);
175 static CPUWriteMemoryFunc
*pci_apb_iowrite
[] = {
181 static CPUReadMemoryFunc
*pci_apb_ioread
[] = {
187 /* The APB host has an IRQ line for each IRQ line of each slot. */
188 static int pci_apb_map_irq(PCIDevice
*pci_dev
, int irq_num
)
190 return ((pci_dev
->devfn
& 0x18) >> 1) + irq_num
;
193 static int pci_pbm_map_irq(PCIDevice
*pci_dev
, int irq_num
)
196 if (pci_dev
->devfn
& 1)
200 return bus_offset
+ irq_num
;
203 static void pci_apb_set_irq(void *pic
, int irq_num
, int level
)
205 /* PCI IRQ map onto the first 32 INO. */
206 pic_set_irq_new(pic
, irq_num
, level
);
209 PCIBus
*pci_apb_init(target_ulong special_base
, target_ulong mem_base
,
214 int pci_mem_config
, pci_mem_data
, apb_config
, pci_ioport
;
218 s
= qemu_mallocz(sizeof(APBState
));
219 /* Ultrasparc PBM main bus */
220 s
->bus
= pci_register_bus(pci_apb_set_irq
, pci_pbm_map_irq
, pic
, 0, 32);
222 pci_mem_config
= cpu_register_io_memory(0, pci_apb_config_read
,
223 pci_apb_config_write
, s
);
224 apb_config
= cpu_register_io_memory(0, apb_config_read
,
225 apb_config_write
, s
);
226 pci_mem_data
= cpu_register_io_memory(0, pci_apb_read
,
228 pci_ioport
= cpu_register_io_memory(0, pci_apb_ioread
,
231 cpu_register_physical_memory(special_base
+ 0x2000ULL
, 0x40, apb_config
);
232 cpu_register_physical_memory(special_base
+ 0x1000000ULL
, 0x10, pci_mem_config
);
233 cpu_register_physical_memory(special_base
+ 0x2000000ULL
, 0x10000, pci_ioport
);
234 cpu_register_physical_memory(mem_base
, 0x10000000, pci_mem_data
); // XXX size should be 4G-prom
236 d
= pci_register_device(s
->bus
, "Advanced PCI Bus", sizeof(PCIDevice
),
238 d
->config
[0x00] = 0x8e; // vendor_id : Sun
239 d
->config
[0x01] = 0x10;
240 d
->config
[0x02] = 0x00; // device_id
241 d
->config
[0x03] = 0xa0;
242 d
->config
[0x04] = 0x06; // command = bus master, pci mem
243 d
->config
[0x05] = 0x00;
244 d
->config
[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error
245 d
->config
[0x07] = 0x03; // status = medium devsel
246 d
->config
[0x08] = 0x00; // revision
247 d
->config
[0x09] = 0x00; // programming i/f
248 d
->config
[0x0A] = 0x00; // class_sub = pci host
249 d
->config
[0x0B] = 0x06; // class_base = PCI_bridge
250 d
->config
[0x0D] = 0x10; // latency_timer
251 d
->config
[0x0E] = 0x00; // header_type
253 /* APB secondary busses */
254 secondary
= pci_bridge_init(s
->bus
, 8, 0x108e5000, pci_apb_map_irq
, "Advanced PCI Bus secondary bridge 1");
255 pci_bridge_init(s
->bus
, 9, 0x108e5000, pci_apb_map_irq
, "Advanced PCI Bus secondary bridge 2");