2 * RISC-V emulation for qemu: main translation routines.
4 * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2 or later, as published by the Free Software Foundation.
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * You should have received a copy of the GNU General Public License along with
16 * this program. If not, see <http://www.gnu.org/licenses/>.
19 #include "qemu/osdep.h"
22 #include "tcg/tcg-op.h"
23 #include "disas/disas.h"
24 #include "exec/cpu_ldst.h"
25 #include "exec/exec-all.h"
26 #include "exec/helper-proto.h"
27 #include "exec/helper-gen.h"
29 #include "exec/translator.h"
31 #include "semihosting/semihost.h"
34 #include "internals.h"
36 #define HELPER_H "helper.h"
37 #include "exec/helper-info.c.inc"
40 /* global register indices */
41 static TCGv cpu_gpr
[32], cpu_gprh
[32], cpu_pc
, cpu_vl
, cpu_vstart
;
42 static TCGv_i64 cpu_fpr
[32]; /* assume F and D extensions */
45 /* globals for PM CSRs */
50 * If an operation is being performed on less than TARGET_LONG_BITS,
51 * it may require the inputs to be sign- or zero-extended; which will
52 * depend on the exact operation being performed.
60 typedef struct DisasContext
{
61 DisasContextBase base
;
62 target_ulong cur_insn_len
;
64 target_ulong priv_ver
;
65 RISCVMXL misa_mxl_max
;
70 RISCVExtStatus mstatus_fs
;
71 RISCVExtStatus mstatus_vs
;
75 * Remember the rounding mode encoded in the previous fp instruction,
76 * which we have already installed into env->fp_status. Or -1 for
77 * no previous fp instruction. Note that we exit the TB when writing
78 * to any system register, which includes CSR_FRM, so we do not have
79 * to reset this known value.
85 const RISCVCPUConfig
*cfg_ptr
;
86 /* vector extension */
89 * Encode LMUL to lmul as follows:
109 /* PointerMasking extension */
110 bool pm_mask_enabled
;
111 bool pm_base_enabled
;
112 /* Use icount trigger for native debug */
114 /* FRM is known to contain a valid value. */
116 /* TCG of the current insn_start */
120 static inline bool has_ext(DisasContext
*ctx
, uint32_t ext
)
122 return ctx
->misa_ext
& ext
;
125 #ifdef TARGET_RISCV32
126 #define get_xl(ctx) MXL_RV32
127 #elif defined(CONFIG_USER_ONLY)
128 #define get_xl(ctx) MXL_RV64
130 #define get_xl(ctx) ((ctx)->xl)
133 #ifdef TARGET_RISCV32
134 #define get_address_xl(ctx) MXL_RV32
135 #elif defined(CONFIG_USER_ONLY)
136 #define get_address_xl(ctx) MXL_RV64
138 #define get_address_xl(ctx) ((ctx)->address_xl)
141 /* The word size for this machine mode. */
142 static inline int __attribute__((unused
)) get_xlen(DisasContext
*ctx
)
144 return 16 << get_xl(ctx
);
147 /* The operation length, as opposed to the xlen. */
148 #ifdef TARGET_RISCV32
149 #define get_ol(ctx) MXL_RV32
151 #define get_ol(ctx) ((ctx)->ol)
154 static inline int get_olen(DisasContext
*ctx
)
156 return 16 << get_ol(ctx
);
159 /* The maximum register length */
160 #ifdef TARGET_RISCV32
161 #define get_xl_max(ctx) MXL_RV32
163 #define get_xl_max(ctx) ((ctx)->misa_mxl_max)
167 * RISC-V requires NaN-boxing of narrower width floating point values.
168 * This applies when a 32-bit value is assigned to a 64-bit FP register.
169 * For consistency and simplicity, we nanbox results even when the RVD
170 * extension is not present.
172 static void gen_nanbox_s(TCGv_i64 out
, TCGv_i64 in
)
174 tcg_gen_ori_i64(out
, in
, MAKE_64BIT_MASK(32, 32));
177 static void gen_nanbox_h(TCGv_i64 out
, TCGv_i64 in
)
179 tcg_gen_ori_i64(out
, in
, MAKE_64BIT_MASK(16, 48));
183 * A narrow n-bit operation, where n < FLEN, checks that input operands
184 * are correctly Nan-boxed, i.e., all upper FLEN - n bits are 1.
185 * If so, the least-significant bits of the input are used, otherwise the
186 * input value is treated as an n-bit canonical NaN (v2.2 section 9.2).
188 * Here, the result is always nan-boxed, even the canonical nan.
190 static void gen_check_nanbox_h(TCGv_i64 out
, TCGv_i64 in
)
192 TCGv_i64 t_max
= tcg_constant_i64(0xffffffffffff0000ull
);
193 TCGv_i64 t_nan
= tcg_constant_i64(0xffffffffffff7e00ull
);
195 tcg_gen_movcond_i64(TCG_COND_GEU
, out
, in
, t_max
, in
, t_nan
);
198 static void gen_check_nanbox_s(TCGv_i64 out
, TCGv_i64 in
)
200 TCGv_i64 t_max
= tcg_constant_i64(0xffffffff00000000ull
);
201 TCGv_i64 t_nan
= tcg_constant_i64(0xffffffff7fc00000ull
);
203 tcg_gen_movcond_i64(TCG_COND_GEU
, out
, in
, t_max
, in
, t_nan
);
206 static void decode_save_opc(DisasContext
*ctx
)
208 assert(ctx
->insn_start
!= NULL
);
209 tcg_set_insn_start_param(ctx
->insn_start
, 1, ctx
->opcode
);
210 ctx
->insn_start
= NULL
;
213 static void gen_pc_plus_diff(TCGv target
, DisasContext
*ctx
,
216 target_ulong dest
= ctx
->base
.pc_next
+ diff
;
218 assert(ctx
->pc_save
!= -1);
219 if (tb_cflags(ctx
->base
.tb
) & CF_PCREL
) {
220 tcg_gen_addi_tl(target
, cpu_pc
, dest
- ctx
->pc_save
);
221 if (get_xl(ctx
) == MXL_RV32
) {
222 tcg_gen_ext32s_tl(target
, target
);
225 if (get_xl(ctx
) == MXL_RV32
) {
226 dest
= (int32_t)dest
;
228 tcg_gen_movi_tl(target
, dest
);
232 static void gen_update_pc(DisasContext
*ctx
, target_long diff
)
234 gen_pc_plus_diff(cpu_pc
, ctx
, diff
);
235 ctx
->pc_save
= ctx
->base
.pc_next
+ diff
;
238 static void generate_exception(DisasContext
*ctx
, int excp
)
240 gen_update_pc(ctx
, 0);
241 gen_helper_raise_exception(tcg_env
, tcg_constant_i32(excp
));
242 ctx
->base
.is_jmp
= DISAS_NORETURN
;
245 static void gen_exception_illegal(DisasContext
*ctx
)
247 tcg_gen_st_i32(tcg_constant_i32(ctx
->opcode
), tcg_env
,
248 offsetof(CPURISCVState
, bins
));
249 if (ctx
->virt_inst_excp
) {
250 generate_exception(ctx
, RISCV_EXCP_VIRT_INSTRUCTION_FAULT
);
252 generate_exception(ctx
, RISCV_EXCP_ILLEGAL_INST
);
256 static void gen_exception_inst_addr_mis(DisasContext
*ctx
, TCGv target
)
258 tcg_gen_st_tl(target
, tcg_env
, offsetof(CPURISCVState
, badaddr
));
259 generate_exception(ctx
, RISCV_EXCP_INST_ADDR_MIS
);
262 static void lookup_and_goto_ptr(DisasContext
*ctx
)
264 #ifndef CONFIG_USER_ONLY
266 gen_helper_itrigger_match(tcg_env
);
269 tcg_gen_lookup_and_goto_ptr();
272 static void exit_tb(DisasContext
*ctx
)
274 #ifndef CONFIG_USER_ONLY
276 gen_helper_itrigger_match(tcg_env
);
279 tcg_gen_exit_tb(NULL
, 0);
282 static void gen_goto_tb(DisasContext
*ctx
, int n
, target_long diff
)
284 target_ulong dest
= ctx
->base
.pc_next
+ diff
;
287 * Under itrigger, instruction executes one by one like singlestep,
288 * direct block chain benefits will be small.
290 if (translator_use_goto_tb(&ctx
->base
, dest
) && !ctx
->itrigger
) {
292 * For pcrel, the pc must always be up-to-date on entry to
293 * the linked TB, so that it can use simple additions for all
294 * further adjustments. For !pcrel, the linked TB is compiled
295 * to know its full virtual address, so we can delay the
296 * update to pc to the unlinked path. A long chain of links
297 * can thus avoid many updates to the PC.
299 if (tb_cflags(ctx
->base
.tb
) & CF_PCREL
) {
300 gen_update_pc(ctx
, diff
);
304 gen_update_pc(ctx
, diff
);
306 tcg_gen_exit_tb(ctx
->base
.tb
, n
);
308 gen_update_pc(ctx
, diff
);
309 lookup_and_goto_ptr(ctx
);
314 * Wrappers for getting reg values.
316 * The $zero register does not have cpu_gpr[0] allocated -- we supply the
317 * constant zero as a source, and an uninitialized sink as destination.
319 * Further, we may provide an extension for word operations.
321 static TCGv
get_gpr(DisasContext
*ctx
, int reg_num
, DisasExtend ext
)
329 switch (get_ol(ctx
)) {
336 tcg_gen_ext32s_tl(t
, cpu_gpr
[reg_num
]);
340 tcg_gen_ext32u_tl(t
, cpu_gpr
[reg_num
]);
343 g_assert_not_reached();
350 g_assert_not_reached();
352 return cpu_gpr
[reg_num
];
355 static TCGv
get_gprh(DisasContext
*ctx
, int reg_num
)
357 assert(get_xl(ctx
) == MXL_RV128
);
361 return cpu_gprh
[reg_num
];
364 static TCGv
dest_gpr(DisasContext
*ctx
, int reg_num
)
366 if (reg_num
== 0 || get_olen(ctx
) < TARGET_LONG_BITS
) {
367 return tcg_temp_new();
369 return cpu_gpr
[reg_num
];
372 static TCGv
dest_gprh(DisasContext
*ctx
, int reg_num
)
375 return tcg_temp_new();
377 return cpu_gprh
[reg_num
];
380 static void gen_set_gpr(DisasContext
*ctx
, int reg_num
, TCGv t
)
383 switch (get_ol(ctx
)) {
385 tcg_gen_ext32s_tl(cpu_gpr
[reg_num
], t
);
389 tcg_gen_mov_tl(cpu_gpr
[reg_num
], t
);
392 g_assert_not_reached();
395 if (get_xl_max(ctx
) == MXL_RV128
) {
396 tcg_gen_sari_tl(cpu_gprh
[reg_num
], cpu_gpr
[reg_num
], 63);
401 static void gen_set_gpri(DisasContext
*ctx
, int reg_num
, target_long imm
)
404 switch (get_ol(ctx
)) {
406 tcg_gen_movi_tl(cpu_gpr
[reg_num
], (int32_t)imm
);
410 tcg_gen_movi_tl(cpu_gpr
[reg_num
], imm
);
413 g_assert_not_reached();
416 if (get_xl_max(ctx
) == MXL_RV128
) {
417 tcg_gen_movi_tl(cpu_gprh
[reg_num
], -(imm
< 0));
422 static void gen_set_gpr128(DisasContext
*ctx
, int reg_num
, TCGv rl
, TCGv rh
)
424 assert(get_ol(ctx
) == MXL_RV128
);
426 tcg_gen_mov_tl(cpu_gpr
[reg_num
], rl
);
427 tcg_gen_mov_tl(cpu_gprh
[reg_num
], rh
);
431 static TCGv_i64
get_fpr_hs(DisasContext
*ctx
, int reg_num
)
433 if (!ctx
->cfg_ptr
->ext_zfinx
) {
434 return cpu_fpr
[reg_num
];
438 return tcg_constant_i64(0);
440 switch (get_xl(ctx
)) {
442 #ifdef TARGET_RISCV32
444 TCGv_i64 t
= tcg_temp_new_i64();
445 tcg_gen_ext_i32_i64(t
, cpu_gpr
[reg_num
]);
451 return cpu_gpr
[reg_num
];
454 g_assert_not_reached();
458 static TCGv_i64
get_fpr_d(DisasContext
*ctx
, int reg_num
)
460 if (!ctx
->cfg_ptr
->ext_zfinx
) {
461 return cpu_fpr
[reg_num
];
465 return tcg_constant_i64(0);
467 switch (get_xl(ctx
)) {
470 TCGv_i64 t
= tcg_temp_new_i64();
471 tcg_gen_concat_tl_i64(t
, cpu_gpr
[reg_num
], cpu_gpr
[reg_num
+ 1]);
474 #ifdef TARGET_RISCV64
476 return cpu_gpr
[reg_num
];
479 g_assert_not_reached();
483 static TCGv_i64
dest_fpr(DisasContext
*ctx
, int reg_num
)
485 if (!ctx
->cfg_ptr
->ext_zfinx
) {
486 return cpu_fpr
[reg_num
];
490 return tcg_temp_new_i64();
493 switch (get_xl(ctx
)) {
495 return tcg_temp_new_i64();
496 #ifdef TARGET_RISCV64
498 return cpu_gpr
[reg_num
];
501 g_assert_not_reached();
505 /* assume it is nanboxing (for normal) or sign-extended (for zfinx) */
506 static void gen_set_fpr_hs(DisasContext
*ctx
, int reg_num
, TCGv_i64 t
)
508 if (!ctx
->cfg_ptr
->ext_zfinx
) {
509 tcg_gen_mov_i64(cpu_fpr
[reg_num
], t
);
513 switch (get_xl(ctx
)) {
515 #ifdef TARGET_RISCV32
516 tcg_gen_extrl_i64_i32(cpu_gpr
[reg_num
], t
);
521 tcg_gen_mov_i64(cpu_gpr
[reg_num
], t
);
525 g_assert_not_reached();
530 static void gen_set_fpr_d(DisasContext
*ctx
, int reg_num
, TCGv_i64 t
)
532 if (!ctx
->cfg_ptr
->ext_zfinx
) {
533 tcg_gen_mov_i64(cpu_fpr
[reg_num
], t
);
538 switch (get_xl(ctx
)) {
540 #ifdef TARGET_RISCV32
541 tcg_gen_extr_i64_i32(cpu_gpr
[reg_num
], cpu_gpr
[reg_num
+ 1], t
);
544 tcg_gen_ext32s_i64(cpu_gpr
[reg_num
], t
);
545 tcg_gen_sari_i64(cpu_gpr
[reg_num
+ 1], t
, 32);
548 tcg_gen_mov_i64(cpu_gpr
[reg_num
], t
);
552 g_assert_not_reached();
557 static void gen_jal(DisasContext
*ctx
, int rd
, target_ulong imm
)
559 TCGv succ_pc
= dest_gpr(ctx
, rd
);
561 /* check misaligned: */
562 if (!has_ext(ctx
, RVC
) && !ctx
->cfg_ptr
->ext_zca
) {
563 if ((imm
& 0x3) != 0) {
564 TCGv target_pc
= tcg_temp_new();
565 gen_pc_plus_diff(target_pc
, ctx
, imm
);
566 gen_exception_inst_addr_mis(ctx
, target_pc
);
571 gen_pc_plus_diff(succ_pc
, ctx
, ctx
->cur_insn_len
);
572 gen_set_gpr(ctx
, rd
, succ_pc
);
574 gen_goto_tb(ctx
, 0, imm
); /* must use this for safety */
575 ctx
->base
.is_jmp
= DISAS_NORETURN
;
578 /* Compute a canonical address from a register plus offset. */
579 static TCGv
get_address(DisasContext
*ctx
, int rs1
, int imm
)
581 TCGv addr
= tcg_temp_new();
582 TCGv src1
= get_gpr(ctx
, rs1
, EXT_NONE
);
584 tcg_gen_addi_tl(addr
, src1
, imm
);
585 if (ctx
->pm_mask_enabled
) {
586 tcg_gen_andc_tl(addr
, addr
, pm_mask
);
587 } else if (get_address_xl(ctx
) == MXL_RV32
) {
588 tcg_gen_ext32u_tl(addr
, addr
);
590 if (ctx
->pm_base_enabled
) {
591 tcg_gen_or_tl(addr
, addr
, pm_base
);
597 /* Compute a canonical address from a register plus reg offset. */
598 static TCGv
get_address_indexed(DisasContext
*ctx
, int rs1
, TCGv offs
)
600 TCGv addr
= tcg_temp_new();
601 TCGv src1
= get_gpr(ctx
, rs1
, EXT_NONE
);
603 tcg_gen_add_tl(addr
, src1
, offs
);
604 if (ctx
->pm_mask_enabled
) {
605 tcg_gen_andc_tl(addr
, addr
, pm_mask
);
606 } else if (get_xl(ctx
) == MXL_RV32
) {
607 tcg_gen_ext32u_tl(addr
, addr
);
609 if (ctx
->pm_base_enabled
) {
610 tcg_gen_or_tl(addr
, addr
, pm_base
);
615 #ifndef CONFIG_USER_ONLY
617 * We will have already diagnosed disabled state,
618 * and need to turn initial/clean into dirty.
620 static void mark_fs_dirty(DisasContext
*ctx
)
624 if (!has_ext(ctx
, RVF
)) {
628 if (ctx
->mstatus_fs
!= EXT_STATUS_DIRTY
) {
629 /* Remember the state change for the rest of the TB. */
630 ctx
->mstatus_fs
= EXT_STATUS_DIRTY
;
632 tmp
= tcg_temp_new();
633 tcg_gen_ld_tl(tmp
, tcg_env
, offsetof(CPURISCVState
, mstatus
));
634 tcg_gen_ori_tl(tmp
, tmp
, MSTATUS_FS
);
635 tcg_gen_st_tl(tmp
, tcg_env
, offsetof(CPURISCVState
, mstatus
));
637 if (ctx
->virt_enabled
) {
638 tcg_gen_ld_tl(tmp
, tcg_env
, offsetof(CPURISCVState
, mstatus_hs
));
639 tcg_gen_ori_tl(tmp
, tmp
, MSTATUS_FS
);
640 tcg_gen_st_tl(tmp
, tcg_env
, offsetof(CPURISCVState
, mstatus_hs
));
645 static inline void mark_fs_dirty(DisasContext
*ctx
) { }
648 #ifndef CONFIG_USER_ONLY
650 * We will have already diagnosed disabled state,
651 * and need to turn initial/clean into dirty.
653 static void mark_vs_dirty(DisasContext
*ctx
)
657 if (ctx
->mstatus_vs
!= EXT_STATUS_DIRTY
) {
658 /* Remember the state change for the rest of the TB. */
659 ctx
->mstatus_vs
= EXT_STATUS_DIRTY
;
661 tmp
= tcg_temp_new();
662 tcg_gen_ld_tl(tmp
, tcg_env
, offsetof(CPURISCVState
, mstatus
));
663 tcg_gen_ori_tl(tmp
, tmp
, MSTATUS_VS
);
664 tcg_gen_st_tl(tmp
, tcg_env
, offsetof(CPURISCVState
, mstatus
));
666 if (ctx
->virt_enabled
) {
667 tcg_gen_ld_tl(tmp
, tcg_env
, offsetof(CPURISCVState
, mstatus_hs
));
668 tcg_gen_ori_tl(tmp
, tmp
, MSTATUS_VS
);
669 tcg_gen_st_tl(tmp
, tcg_env
, offsetof(CPURISCVState
, mstatus_hs
));
674 static inline void mark_vs_dirty(DisasContext
*ctx
) { }
677 static void gen_set_rm(DisasContext
*ctx
, int rm
)
679 if (ctx
->frm
== rm
) {
684 if (rm
== RISCV_FRM_DYN
) {
685 /* The helper will return only if frm valid. */
686 ctx
->frm_valid
= true;
689 /* The helper may raise ILLEGAL_INSN -- record binv for unwind. */
690 decode_save_opc(ctx
);
691 gen_helper_set_rounding_mode(tcg_env
, tcg_constant_i32(rm
));
694 static void gen_set_rm_chkfrm(DisasContext
*ctx
, int rm
)
696 if (ctx
->frm
== rm
&& ctx
->frm_valid
) {
700 ctx
->frm_valid
= true;
702 /* The helper may raise ILLEGAL_INSN -- record binv for unwind. */
703 decode_save_opc(ctx
);
704 gen_helper_set_rounding_mode_chkfrm(tcg_env
, tcg_constant_i32(rm
));
707 static int ex_plus_1(DisasContext
*ctx
, int nf
)
712 #define EX_SH(amount) \
713 static int ex_shift_##amount(DisasContext *ctx, int imm) \
715 return imm << amount; \
723 #define REQUIRE_EXT(ctx, ext) do { \
724 if (!has_ext(ctx, ext)) { \
729 #define REQUIRE_32BIT(ctx) do { \
730 if (get_xl(ctx) != MXL_RV32) { \
735 #define REQUIRE_64BIT(ctx) do { \
736 if (get_xl(ctx) != MXL_RV64) { \
741 #define REQUIRE_128BIT(ctx) do { \
742 if (get_xl(ctx) != MXL_RV128) { \
747 #define REQUIRE_64_OR_128BIT(ctx) do { \
748 if (get_xl(ctx) == MXL_RV32) { \
753 #define REQUIRE_EITHER_EXT(ctx, A, B) do { \
754 if (!ctx->cfg_ptr->ext_##A && \
755 !ctx->cfg_ptr->ext_##B) { \
760 static int ex_rvc_register(DisasContext
*ctx
, int reg
)
765 static int ex_sreg_register(DisasContext
*ctx
, int reg
)
767 return reg
< 2 ? reg
+ 8 : reg
+ 16;
770 static int ex_rvc_shiftli(DisasContext
*ctx
, int imm
)
772 /* For RV128 a shamt of 0 means a shift by 64. */
773 if (get_ol(ctx
) == MXL_RV128
) {
774 imm
= imm
? imm
: 64;
779 static int ex_rvc_shiftri(DisasContext
*ctx
, int imm
)
782 * For RV128 a shamt of 0 means a shift by 64, furthermore, for right
783 * shifts, the shamt is sign-extended.
785 if (get_ol(ctx
) == MXL_RV128
) {
786 imm
= imm
| (imm
& 32) << 1;
787 imm
= imm
? imm
: 64;
792 /* Include the auto-generated decoder for 32 bit insn */
793 #include "decode-insn32.c.inc"
795 static bool gen_logic_imm_fn(DisasContext
*ctx
, arg_i
*a
,
796 void (*func
)(TCGv
, TCGv
, target_long
))
798 TCGv dest
= dest_gpr(ctx
, a
->rd
);
799 TCGv src1
= get_gpr(ctx
, a
->rs1
, EXT_NONE
);
801 func(dest
, src1
, a
->imm
);
803 if (get_xl(ctx
) == MXL_RV128
) {
804 TCGv src1h
= get_gprh(ctx
, a
->rs1
);
805 TCGv desth
= dest_gprh(ctx
, a
->rd
);
807 func(desth
, src1h
, -(a
->imm
< 0));
808 gen_set_gpr128(ctx
, a
->rd
, dest
, desth
);
810 gen_set_gpr(ctx
, a
->rd
, dest
);
816 static bool gen_logic(DisasContext
*ctx
, arg_r
*a
,
817 void (*func
)(TCGv
, TCGv
, TCGv
))
819 TCGv dest
= dest_gpr(ctx
, a
->rd
);
820 TCGv src1
= get_gpr(ctx
, a
->rs1
, EXT_NONE
);
821 TCGv src2
= get_gpr(ctx
, a
->rs2
, EXT_NONE
);
823 func(dest
, src1
, src2
);
825 if (get_xl(ctx
) == MXL_RV128
) {
826 TCGv src1h
= get_gprh(ctx
, a
->rs1
);
827 TCGv src2h
= get_gprh(ctx
, a
->rs2
);
828 TCGv desth
= dest_gprh(ctx
, a
->rd
);
830 func(desth
, src1h
, src2h
);
831 gen_set_gpr128(ctx
, a
->rd
, dest
, desth
);
833 gen_set_gpr(ctx
, a
->rd
, dest
);
839 static bool gen_arith_imm_fn(DisasContext
*ctx
, arg_i
*a
, DisasExtend ext
,
840 void (*func
)(TCGv
, TCGv
, target_long
),
841 void (*f128
)(TCGv
, TCGv
, TCGv
, TCGv
, target_long
))
843 TCGv dest
= dest_gpr(ctx
, a
->rd
);
844 TCGv src1
= get_gpr(ctx
, a
->rs1
, ext
);
846 if (get_ol(ctx
) < MXL_RV128
) {
847 func(dest
, src1
, a
->imm
);
848 gen_set_gpr(ctx
, a
->rd
, dest
);
854 TCGv src1h
= get_gprh(ctx
, a
->rs1
);
855 TCGv desth
= dest_gprh(ctx
, a
->rd
);
857 f128(dest
, desth
, src1
, src1h
, a
->imm
);
858 gen_set_gpr128(ctx
, a
->rd
, dest
, desth
);
863 static bool gen_arith_imm_tl(DisasContext
*ctx
, arg_i
*a
, DisasExtend ext
,
864 void (*func
)(TCGv
, TCGv
, TCGv
),
865 void (*f128
)(TCGv
, TCGv
, TCGv
, TCGv
, TCGv
, TCGv
))
867 TCGv dest
= dest_gpr(ctx
, a
->rd
);
868 TCGv src1
= get_gpr(ctx
, a
->rs1
, ext
);
869 TCGv src2
= tcg_constant_tl(a
->imm
);
871 if (get_ol(ctx
) < MXL_RV128
) {
872 func(dest
, src1
, src2
);
873 gen_set_gpr(ctx
, a
->rd
, dest
);
879 TCGv src1h
= get_gprh(ctx
, a
->rs1
);
880 TCGv src2h
= tcg_constant_tl(-(a
->imm
< 0));
881 TCGv desth
= dest_gprh(ctx
, a
->rd
);
883 f128(dest
, desth
, src1
, src1h
, src2
, src2h
);
884 gen_set_gpr128(ctx
, a
->rd
, dest
, desth
);
889 static bool gen_arith(DisasContext
*ctx
, arg_r
*a
, DisasExtend ext
,
890 void (*func
)(TCGv
, TCGv
, TCGv
),
891 void (*f128
)(TCGv
, TCGv
, TCGv
, TCGv
, TCGv
, TCGv
))
893 TCGv dest
= dest_gpr(ctx
, a
->rd
);
894 TCGv src1
= get_gpr(ctx
, a
->rs1
, ext
);
895 TCGv src2
= get_gpr(ctx
, a
->rs2
, ext
);
897 if (get_ol(ctx
) < MXL_RV128
) {
898 func(dest
, src1
, src2
);
899 gen_set_gpr(ctx
, a
->rd
, dest
);
905 TCGv src1h
= get_gprh(ctx
, a
->rs1
);
906 TCGv src2h
= get_gprh(ctx
, a
->rs2
);
907 TCGv desth
= dest_gprh(ctx
, a
->rd
);
909 f128(dest
, desth
, src1
, src1h
, src2
, src2h
);
910 gen_set_gpr128(ctx
, a
->rd
, dest
, desth
);
915 static bool gen_arith_per_ol(DisasContext
*ctx
, arg_r
*a
, DisasExtend ext
,
916 void (*f_tl
)(TCGv
, TCGv
, TCGv
),
917 void (*f_32
)(TCGv
, TCGv
, TCGv
),
918 void (*f_128
)(TCGv
, TCGv
, TCGv
, TCGv
, TCGv
, TCGv
))
920 int olen
= get_olen(ctx
);
922 if (olen
!= TARGET_LONG_BITS
) {
925 } else if (olen
!= 128) {
926 g_assert_not_reached();
929 return gen_arith(ctx
, a
, ext
, f_tl
, f_128
);
932 static bool gen_shift_imm_fn(DisasContext
*ctx
, arg_shift
*a
, DisasExtend ext
,
933 void (*func
)(TCGv
, TCGv
, target_long
),
934 void (*f128
)(TCGv
, TCGv
, TCGv
, TCGv
, target_long
))
937 int max_len
= get_olen(ctx
);
939 if (a
->shamt
>= max_len
) {
943 dest
= dest_gpr(ctx
, a
->rd
);
944 src1
= get_gpr(ctx
, a
->rs1
, ext
);
947 func(dest
, src1
, a
->shamt
);
948 gen_set_gpr(ctx
, a
->rd
, dest
);
950 TCGv src1h
= get_gprh(ctx
, a
->rs1
);
951 TCGv desth
= dest_gprh(ctx
, a
->rd
);
956 f128(dest
, desth
, src1
, src1h
, a
->shamt
);
957 gen_set_gpr128(ctx
, a
->rd
, dest
, desth
);
962 static bool gen_shift_imm_fn_per_ol(DisasContext
*ctx
, arg_shift
*a
,
964 void (*f_tl
)(TCGv
, TCGv
, target_long
),
965 void (*f_32
)(TCGv
, TCGv
, target_long
),
966 void (*f_128
)(TCGv
, TCGv
, TCGv
, TCGv
,
969 int olen
= get_olen(ctx
);
970 if (olen
!= TARGET_LONG_BITS
) {
973 } else if (olen
!= 128) {
974 g_assert_not_reached();
977 return gen_shift_imm_fn(ctx
, a
, ext
, f_tl
, f_128
);
980 static bool gen_shift_imm_tl(DisasContext
*ctx
, arg_shift
*a
, DisasExtend ext
,
981 void (*func
)(TCGv
, TCGv
, TCGv
))
983 TCGv dest
, src1
, src2
;
984 int max_len
= get_olen(ctx
);
986 if (a
->shamt
>= max_len
) {
990 dest
= dest_gpr(ctx
, a
->rd
);
991 src1
= get_gpr(ctx
, a
->rs1
, ext
);
992 src2
= tcg_constant_tl(a
->shamt
);
994 func(dest
, src1
, src2
);
996 gen_set_gpr(ctx
, a
->rd
, dest
);
1000 static bool gen_shift(DisasContext
*ctx
, arg_r
*a
, DisasExtend ext
,
1001 void (*func
)(TCGv
, TCGv
, TCGv
),
1002 void (*f128
)(TCGv
, TCGv
, TCGv
, TCGv
, TCGv
))
1004 TCGv src2
= get_gpr(ctx
, a
->rs2
, EXT_NONE
);
1005 TCGv ext2
= tcg_temp_new();
1006 int max_len
= get_olen(ctx
);
1008 tcg_gen_andi_tl(ext2
, src2
, max_len
- 1);
1010 TCGv dest
= dest_gpr(ctx
, a
->rd
);
1011 TCGv src1
= get_gpr(ctx
, a
->rs1
, ext
);
1013 if (max_len
< 128) {
1014 func(dest
, src1
, ext2
);
1015 gen_set_gpr(ctx
, a
->rd
, dest
);
1017 TCGv src1h
= get_gprh(ctx
, a
->rs1
);
1018 TCGv desth
= dest_gprh(ctx
, a
->rd
);
1023 f128(dest
, desth
, src1
, src1h
, ext2
);
1024 gen_set_gpr128(ctx
, a
->rd
, dest
, desth
);
1029 static bool gen_shift_per_ol(DisasContext
*ctx
, arg_r
*a
, DisasExtend ext
,
1030 void (*f_tl
)(TCGv
, TCGv
, TCGv
),
1031 void (*f_32
)(TCGv
, TCGv
, TCGv
),
1032 void (*f_128
)(TCGv
, TCGv
, TCGv
, TCGv
, TCGv
))
1034 int olen
= get_olen(ctx
);
1035 if (olen
!= TARGET_LONG_BITS
) {
1038 } else if (olen
!= 128) {
1039 g_assert_not_reached();
1042 return gen_shift(ctx
, a
, ext
, f_tl
, f_128
);
1045 static bool gen_unary(DisasContext
*ctx
, arg_r2
*a
, DisasExtend ext
,
1046 void (*func
)(TCGv
, TCGv
))
1048 TCGv dest
= dest_gpr(ctx
, a
->rd
);
1049 TCGv src1
= get_gpr(ctx
, a
->rs1
, ext
);
1053 gen_set_gpr(ctx
, a
->rd
, dest
);
1057 static bool gen_unary_per_ol(DisasContext
*ctx
, arg_r2
*a
, DisasExtend ext
,
1058 void (*f_tl
)(TCGv
, TCGv
),
1059 void (*f_32
)(TCGv
, TCGv
))
1061 int olen
= get_olen(ctx
);
1063 if (olen
!= TARGET_LONG_BITS
) {
1067 g_assert_not_reached();
1070 return gen_unary(ctx
, a
, ext
, f_tl
);
1073 static uint32_t opcode_at(DisasContextBase
*dcbase
, target_ulong pc
)
1075 DisasContext
*ctx
= container_of(dcbase
, DisasContext
, base
);
1076 CPUState
*cpu
= ctx
->cs
;
1077 CPURISCVState
*env
= cpu_env(cpu
);
1079 return cpu_ldl_code(env
, pc
);
1082 /* Include insn module translation function */
1083 #include "insn_trans/trans_rvi.c.inc"
1084 #include "insn_trans/trans_rvm.c.inc"
1085 #include "insn_trans/trans_rva.c.inc"
1086 #include "insn_trans/trans_rvf.c.inc"
1087 #include "insn_trans/trans_rvd.c.inc"
1088 #include "insn_trans/trans_rvh.c.inc"
1089 #include "insn_trans/trans_rvv.c.inc"
1090 #include "insn_trans/trans_rvb.c.inc"
1091 #include "insn_trans/trans_rvzicond.c.inc"
1092 #include "insn_trans/trans_rvzacas.c.inc"
1093 #include "insn_trans/trans_rvzawrs.c.inc"
1094 #include "insn_trans/trans_rvzicbo.c.inc"
1095 #include "insn_trans/trans_rvzfa.c.inc"
1096 #include "insn_trans/trans_rvzfh.c.inc"
1097 #include "insn_trans/trans_rvk.c.inc"
1098 #include "insn_trans/trans_rvvk.c.inc"
1099 #include "insn_trans/trans_privileged.c.inc"
1100 #include "insn_trans/trans_svinval.c.inc"
1101 #include "insn_trans/trans_rvbf16.c.inc"
1102 #include "decode-xthead.c.inc"
1103 #include "insn_trans/trans_xthead.c.inc"
1104 #include "insn_trans/trans_xventanacondops.c.inc"
1106 /* Include the auto-generated decoder for 16 bit insn */
1107 #include "decode-insn16.c.inc"
1108 #include "insn_trans/trans_rvzce.c.inc"
1110 /* Include decoders for factored-out extensions */
1111 #include "decode-XVentanaCondOps.c.inc"
1113 /* The specification allows for longer insns, but not supported by qemu. */
1114 #define MAX_INSN_LEN 4
1116 static inline int insn_len(uint16_t first_word
)
1118 return (first_word
& 3) == 3 ? 4 : 2;
1121 static void decode_opc(CPURISCVState
*env
, DisasContext
*ctx
, uint16_t opcode
)
1124 * A table with predicate (i.e., guard) functions and decoder functions
1125 * that are tested in-order until a decoder matches onto the opcode.
1127 static const struct {
1128 bool (*guard_func
)(const RISCVCPUConfig
*);
1129 bool (*decode_func
)(DisasContext
*, uint32_t);
1131 { always_true_p
, decode_insn32
},
1132 { has_xthead_p
, decode_xthead
},
1133 { has_XVentanaCondOps_p
, decode_XVentanaCodeOps
},
1136 ctx
->virt_inst_excp
= false;
1137 ctx
->cur_insn_len
= insn_len(opcode
);
1138 /* Check for compressed insn */
1139 if (ctx
->cur_insn_len
== 2) {
1140 ctx
->opcode
= opcode
;
1142 * The Zca extension is added as way to refer to instructions in the C
1143 * extension that do not include the floating-point loads and stores
1145 if ((has_ext(ctx
, RVC
) || ctx
->cfg_ptr
->ext_zca
) &&
1146 decode_insn16(ctx
, opcode
)) {
1150 uint32_t opcode32
= opcode
;
1151 opcode32
= deposit32(opcode32
, 16, 16,
1152 translator_lduw(env
, &ctx
->base
,
1153 ctx
->base
.pc_next
+ 2));
1154 ctx
->opcode
= opcode32
;
1156 for (size_t i
= 0; i
< ARRAY_SIZE(decoders
); ++i
) {
1157 if (decoders
[i
].guard_func(ctx
->cfg_ptr
) &&
1158 decoders
[i
].decode_func(ctx
, opcode32
)) {
1164 gen_exception_illegal(ctx
);
1167 static void riscv_tr_init_disas_context(DisasContextBase
*dcbase
, CPUState
*cs
)
1169 DisasContext
*ctx
= container_of(dcbase
, DisasContext
, base
);
1170 CPURISCVState
*env
= cpu_env(cs
);
1171 RISCVCPU
*cpu
= RISCV_CPU(cs
);
1172 uint32_t tb_flags
= ctx
->base
.tb
->flags
;
1174 ctx
->pc_save
= ctx
->base
.pc_first
;
1175 ctx
->priv
= FIELD_EX32(tb_flags
, TB_FLAGS
, PRIV
);
1176 ctx
->mem_idx
= FIELD_EX32(tb_flags
, TB_FLAGS
, MEM_IDX
);
1177 ctx
->mstatus_fs
= FIELD_EX32(tb_flags
, TB_FLAGS
, FS
);
1178 ctx
->mstatus_vs
= FIELD_EX32(tb_flags
, TB_FLAGS
, VS
);
1179 ctx
->priv_ver
= env
->priv_ver
;
1180 ctx
->virt_enabled
= FIELD_EX32(tb_flags
, TB_FLAGS
, VIRT_ENABLED
);
1181 ctx
->misa_ext
= env
->misa_ext
;
1182 ctx
->frm
= -1; /* unknown rounding mode */
1183 ctx
->cfg_ptr
= &(cpu
->cfg
);
1184 ctx
->vill
= FIELD_EX32(tb_flags
, TB_FLAGS
, VILL
);
1185 ctx
->sew
= FIELD_EX32(tb_flags
, TB_FLAGS
, SEW
);
1186 ctx
->lmul
= sextract32(FIELD_EX32(tb_flags
, TB_FLAGS
, LMUL
), 0, 3);
1187 ctx
->vta
= FIELD_EX32(tb_flags
, TB_FLAGS
, VTA
) && cpu
->cfg
.rvv_ta_all_1s
;
1188 ctx
->vma
= FIELD_EX32(tb_flags
, TB_FLAGS
, VMA
) && cpu
->cfg
.rvv_ma_all_1s
;
1189 ctx
->cfg_vta_all_1s
= cpu
->cfg
.rvv_ta_all_1s
;
1190 ctx
->vstart_eq_zero
= FIELD_EX32(tb_flags
, TB_FLAGS
, VSTART_EQ_ZERO
);
1191 ctx
->vl_eq_vlmax
= FIELD_EX32(tb_flags
, TB_FLAGS
, VL_EQ_VLMAX
);
1192 ctx
->misa_mxl_max
= env
->misa_mxl_max
;
1193 ctx
->xl
= FIELD_EX32(tb_flags
, TB_FLAGS
, XL
);
1194 ctx
->address_xl
= FIELD_EX32(tb_flags
, TB_FLAGS
, AXL
);
1196 ctx
->pm_mask_enabled
= FIELD_EX32(tb_flags
, TB_FLAGS
, PM_MASK_ENABLED
);
1197 ctx
->pm_base_enabled
= FIELD_EX32(tb_flags
, TB_FLAGS
, PM_BASE_ENABLED
);
1198 ctx
->itrigger
= FIELD_EX32(tb_flags
, TB_FLAGS
, ITRIGGER
);
1199 ctx
->zero
= tcg_constant_tl(0);
1200 ctx
->virt_inst_excp
= false;
1203 static void riscv_tr_tb_start(DisasContextBase
*db
, CPUState
*cpu
)
1207 static void riscv_tr_insn_start(DisasContextBase
*dcbase
, CPUState
*cpu
)
1209 DisasContext
*ctx
= container_of(dcbase
, DisasContext
, base
);
1210 target_ulong pc_next
= ctx
->base
.pc_next
;
1212 if (tb_cflags(dcbase
->tb
) & CF_PCREL
) {
1213 pc_next
&= ~TARGET_PAGE_MASK
;
1216 tcg_gen_insn_start(pc_next
, 0);
1217 ctx
->insn_start
= tcg_last_op();
1220 static void riscv_tr_translate_insn(DisasContextBase
*dcbase
, CPUState
*cpu
)
1222 DisasContext
*ctx
= container_of(dcbase
, DisasContext
, base
);
1223 CPURISCVState
*env
= cpu_env(cpu
);
1224 uint16_t opcode16
= translator_lduw(env
, &ctx
->base
, ctx
->base
.pc_next
);
1227 decode_opc(env
, ctx
, opcode16
);
1228 ctx
->base
.pc_next
+= ctx
->cur_insn_len
;
1230 /* Only the first insn within a TB is allowed to cross a page boundary. */
1231 if (ctx
->base
.is_jmp
== DISAS_NEXT
) {
1232 if (ctx
->itrigger
|| !is_same_page(&ctx
->base
, ctx
->base
.pc_next
)) {
1233 ctx
->base
.is_jmp
= DISAS_TOO_MANY
;
1235 unsigned page_ofs
= ctx
->base
.pc_next
& ~TARGET_PAGE_MASK
;
1237 if (page_ofs
> TARGET_PAGE_SIZE
- MAX_INSN_LEN
) {
1238 uint16_t next_insn
= cpu_lduw_code(env
, ctx
->base
.pc_next
);
1239 int len
= insn_len(next_insn
);
1241 if (!is_same_page(&ctx
->base
, ctx
->base
.pc_next
+ len
- 1)) {
1242 ctx
->base
.is_jmp
= DISAS_TOO_MANY
;
1249 static void riscv_tr_tb_stop(DisasContextBase
*dcbase
, CPUState
*cpu
)
1251 DisasContext
*ctx
= container_of(dcbase
, DisasContext
, base
);
1253 switch (ctx
->base
.is_jmp
) {
1254 case DISAS_TOO_MANY
:
1255 gen_goto_tb(ctx
, 0, 0);
1257 case DISAS_NORETURN
:
1260 g_assert_not_reached();
1264 static void riscv_tr_disas_log(const DisasContextBase
*dcbase
,
1265 CPUState
*cpu
, FILE *logfile
)
1267 #ifndef CONFIG_USER_ONLY
1268 RISCVCPU
*rvcpu
= RISCV_CPU(cpu
);
1269 CPURISCVState
*env
= &rvcpu
->env
;
1272 fprintf(logfile
, "IN: %s\n", lookup_symbol(dcbase
->pc_first
));
1273 #ifndef CONFIG_USER_ONLY
1274 fprintf(logfile
, "Priv: "TARGET_FMT_ld
"; Virt: %d\n",
1275 env
->priv
, env
->virt_enabled
);
1277 target_disas(logfile
, cpu
, dcbase
->pc_first
, dcbase
->tb
->size
);
1280 static const TranslatorOps riscv_tr_ops
= {
1281 .init_disas_context
= riscv_tr_init_disas_context
,
1282 .tb_start
= riscv_tr_tb_start
,
1283 .insn_start
= riscv_tr_insn_start
,
1284 .translate_insn
= riscv_tr_translate_insn
,
1285 .tb_stop
= riscv_tr_tb_stop
,
1286 .disas_log
= riscv_tr_disas_log
,
1289 void gen_intermediate_code(CPUState
*cs
, TranslationBlock
*tb
, int *max_insns
,
1290 vaddr pc
, void *host_pc
)
1294 translator_loop(cs
, tb
, max_insns
, pc
, host_pc
, &riscv_tr_ops
, &ctx
.base
);
1297 void riscv_translate_init(void)
1302 * cpu_gpr[0] is a placeholder for the zero register. Do not use it.
1303 * Use the gen_set_gpr and get_gpr helper functions when accessing regs,
1304 * unless you specifically block reads/writes to reg 0.
1309 for (i
= 1; i
< 32; i
++) {
1310 cpu_gpr
[i
] = tcg_global_mem_new(tcg_env
,
1311 offsetof(CPURISCVState
, gpr
[i
]), riscv_int_regnames
[i
]);
1312 cpu_gprh
[i
] = tcg_global_mem_new(tcg_env
,
1313 offsetof(CPURISCVState
, gprh
[i
]), riscv_int_regnamesh
[i
]);
1316 for (i
= 0; i
< 32; i
++) {
1317 cpu_fpr
[i
] = tcg_global_mem_new_i64(tcg_env
,
1318 offsetof(CPURISCVState
, fpr
[i
]), riscv_fpr_regnames
[i
]);
1321 cpu_pc
= tcg_global_mem_new(tcg_env
, offsetof(CPURISCVState
, pc
), "pc");
1322 cpu_vl
= tcg_global_mem_new(tcg_env
, offsetof(CPURISCVState
, vl
), "vl");
1323 cpu_vstart
= tcg_global_mem_new(tcg_env
, offsetof(CPURISCVState
, vstart
),
1325 load_res
= tcg_global_mem_new(tcg_env
, offsetof(CPURISCVState
, load_res
),
1327 load_val
= tcg_global_mem_new(tcg_env
, offsetof(CPURISCVState
, load_val
),
1329 /* Assign PM CSRs to tcg globals */
1330 pm_mask
= tcg_global_mem_new(tcg_env
, offsetof(CPURISCVState
, cur_pmmask
),
1332 pm_base
= tcg_global_mem_new(tcg_env
, offsetof(CPURISCVState
, cur_pmbase
),