fix build error on ARM due to wrong glibc check
[qemu/kevin.git] / hw / prep_pci.c
blob0bc479cd1fc751f102ae290551622e1b22c72aae
1 /*
2 * QEMU PREP PCI host
4 * Copyright (c) 2006 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
25 #include "hw.h"
26 #include "pci.h"
27 #include "pci_host.h"
28 #include "pc.h"
29 #include "exec-memory.h"
31 #define TYPE_RAVEN_PCI_HOST_BRIDGE "raven-pcihost"
33 #define RAVEN_PCI_HOST_BRIDGE(obj) \
34 OBJECT_CHECK(PREPPCIState, (obj), TYPE_RAVEN_PCI_HOST_BRIDGE)
36 typedef struct PRePPCIState {
37 PCIHostState parent_obj;
39 MemoryRegion intack;
40 qemu_irq irq[4];
41 } PREPPCIState;
43 typedef struct RavenPCIState {
44 PCIDevice dev;
45 } RavenPCIState;
47 static inline uint32_t PPC_PCIIO_config(hwaddr addr)
49 int i;
51 for (i = 0; i < 11; i++) {
52 if ((addr & (1 << (11 + i))) != 0) {
53 break;
56 return (addr & 0x7ff) | (i << 11);
59 static void ppc_pci_io_write(void *opaque, hwaddr addr,
60 uint64_t val, unsigned int size)
62 PREPPCIState *s = opaque;
63 PCIHostState *phb = PCI_HOST_BRIDGE(s);
64 pci_data_write(phb->bus, PPC_PCIIO_config(addr), val, size);
67 static uint64_t ppc_pci_io_read(void *opaque, hwaddr addr,
68 unsigned int size)
70 PREPPCIState *s = opaque;
71 PCIHostState *phb = PCI_HOST_BRIDGE(s);
72 return pci_data_read(phb->bus, PPC_PCIIO_config(addr), size);
75 static const MemoryRegionOps PPC_PCIIO_ops = {
76 .read = ppc_pci_io_read,
77 .write = ppc_pci_io_write,
78 .endianness = DEVICE_LITTLE_ENDIAN,
81 static uint64_t ppc_intack_read(void *opaque, hwaddr addr,
82 unsigned int size)
84 return pic_read_irq(isa_pic);
87 static const MemoryRegionOps PPC_intack_ops = {
88 .read = ppc_intack_read,
89 .valid = {
90 .max_access_size = 1,
94 static int prep_map_irq(PCIDevice *pci_dev, int irq_num)
96 return (irq_num + (pci_dev->devfn >> 3)) & 1;
99 static void prep_set_irq(void *opaque, int irq_num, int level)
101 qemu_irq *pic = opaque;
103 qemu_set_irq(pic[irq_num] , level);
106 static int raven_pcihost_init(SysBusDevice *dev)
108 PCIHostState *h = PCI_HOST_BRIDGE(dev);
109 PREPPCIState *s = RAVEN_PCI_HOST_BRIDGE(dev);
110 MemoryRegion *address_space_mem = get_system_memory();
111 MemoryRegion *address_space_io = get_system_io();
112 PCIBus *bus;
113 int i;
115 for (i = 0; i < 4; i++) {
116 sysbus_init_irq(dev, &s->irq[i]);
119 bus = pci_register_bus(DEVICE(dev), NULL,
120 prep_set_irq, prep_map_irq, s->irq,
121 address_space_mem, address_space_io, 0, 4);
122 h->bus = bus;
124 memory_region_init_io(&h->conf_mem, &pci_host_conf_be_ops, s,
125 "pci-conf-idx", 1);
126 sysbus_add_io(dev, 0xcf8, &h->conf_mem);
127 sysbus_init_ioports(&h->busdev, 0xcf8, 1);
129 memory_region_init_io(&h->data_mem, &pci_host_data_be_ops, s,
130 "pci-conf-data", 1);
131 sysbus_add_io(dev, 0xcfc, &h->data_mem);
132 sysbus_init_ioports(&h->busdev, 0xcfc, 1);
134 memory_region_init_io(&h->mmcfg, &PPC_PCIIO_ops, s, "pciio", 0x00400000);
135 memory_region_add_subregion(address_space_mem, 0x80800000, &h->mmcfg);
137 memory_region_init_io(&s->intack, &PPC_intack_ops, s, "pci-intack", 1);
138 memory_region_add_subregion(address_space_mem, 0xbffffff0, &s->intack);
139 pci_create_simple(bus, 0, "raven");
141 return 0;
144 static int raven_init(PCIDevice *d)
146 d->config[0x0C] = 0x08; // cache_line_size
147 d->config[0x0D] = 0x10; // latency_timer
148 d->config[0x34] = 0x00; // capabilities_pointer
150 return 0;
153 static const VMStateDescription vmstate_raven = {
154 .name = "raven",
155 .version_id = 0,
156 .minimum_version_id = 0,
157 .fields = (VMStateField[]) {
158 VMSTATE_PCI_DEVICE(dev, RavenPCIState),
159 VMSTATE_END_OF_LIST()
163 static void raven_class_init(ObjectClass *klass, void *data)
165 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
166 DeviceClass *dc = DEVICE_CLASS(klass);
168 k->init = raven_init;
169 k->vendor_id = PCI_VENDOR_ID_MOTOROLA;
170 k->device_id = PCI_DEVICE_ID_MOTOROLA_RAVEN;
171 k->revision = 0x00;
172 k->class_id = PCI_CLASS_BRIDGE_HOST;
173 dc->desc = "PReP Host Bridge - Motorola Raven";
174 dc->vmsd = &vmstate_raven;
175 dc->no_user = 1;
178 static const TypeInfo raven_info = {
179 .name = "raven",
180 .parent = TYPE_PCI_DEVICE,
181 .instance_size = sizeof(RavenPCIState),
182 .class_init = raven_class_init,
185 static void raven_pcihost_class_init(ObjectClass *klass, void *data)
187 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
188 DeviceClass *dc = DEVICE_CLASS(klass);
190 k->init = raven_pcihost_init;
191 dc->fw_name = "pci";
192 dc->no_user = 1;
195 static const TypeInfo raven_pcihost_info = {
196 .name = TYPE_RAVEN_PCI_HOST_BRIDGE,
197 .parent = TYPE_PCI_HOST_BRIDGE,
198 .instance_size = sizeof(PREPPCIState),
199 .class_init = raven_pcihost_class_init,
202 static void raven_register_types(void)
204 type_register_static(&raven_pcihost_info);
205 type_register_static(&raven_info);
208 type_init(raven_register_types)