2 * Common CPU TLB handling
4 * Copyright (c) 2003 Fabrice Bellard
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 #include "qemu/osdep.h"
22 #include "exec/exec-all.h"
23 #include "exec/memory.h"
24 #include "exec/address-spaces.h"
25 #include "exec/cpu_ldst.h"
27 #include "exec/cputlb.h"
29 #include "exec/memory-internal.h"
30 #include "exec/ram_addr.h"
31 #include "exec/exec-all.h"
34 /* DEBUG defines, enable DEBUG_TLB_LOG to log to the CPU_LOG_MMU target */
35 /* #define DEBUG_TLB */
36 /* #define DEBUG_TLB_LOG */
39 # define DEBUG_TLB_GATE 1
41 # define DEBUG_TLB_LOG_GATE 1
43 # define DEBUG_TLB_LOG_GATE 0
46 # define DEBUG_TLB_GATE 0
47 # define DEBUG_TLB_LOG_GATE 0
50 #define tlb_debug(fmt, ...) do { \
51 if (DEBUG_TLB_LOG_GATE) { \
52 qemu_log_mask(CPU_LOG_MMU, "%s: " fmt, __func__, \
54 } else if (DEBUG_TLB_GATE) { \
55 fprintf(stderr, "%s: " fmt, __func__, ## __VA_ARGS__); \
63 * If flush_global is true (the usual case), flush all tlb entries.
64 * If flush_global is false, flush (at least) all tlb entries not
67 * Since QEMU doesn't currently implement a global/not-global flag
68 * for tlb entries, at the moment tlb_flush() will also flush all
69 * tlb entries in the flush_global == false case. This is OK because
70 * CPU architectures generally permit an implementation to drop
71 * entries from the TLB at any time, so flushing more entries than
72 * required is only an efficiency issue, not a correctness issue.
74 void tlb_flush(CPUState
*cpu
, int flush_global
)
76 CPUArchState
*env
= cpu
->env_ptr
;
78 tlb_debug("(%d)\n", flush_global
);
80 memset(env
->tlb_table
, -1, sizeof(env
->tlb_table
));
81 memset(env
->tlb_v_table
, -1, sizeof(env
->tlb_v_table
));
82 memset(cpu
->tb_jmp_cache
, 0, sizeof(cpu
->tb_jmp_cache
));
85 env
->tlb_flush_addr
= -1;
86 env
->tlb_flush_mask
= 0;
90 static inline void v_tlb_flush_by_mmuidx(CPUState
*cpu
, va_list argp
)
92 CPUArchState
*env
= cpu
->env_ptr
;
97 int mmu_idx
= va_arg(argp
, int);
103 tlb_debug("%d\n", mmu_idx
);
105 memset(env
->tlb_table
[mmu_idx
], -1, sizeof(env
->tlb_table
[0]));
106 memset(env
->tlb_v_table
[mmu_idx
], -1, sizeof(env
->tlb_v_table
[0]));
109 memset(cpu
->tb_jmp_cache
, 0, sizeof(cpu
->tb_jmp_cache
));
112 void tlb_flush_by_mmuidx(CPUState
*cpu
, ...)
116 v_tlb_flush_by_mmuidx(cpu
, argp
);
120 static inline void tlb_flush_entry(CPUTLBEntry
*tlb_entry
, target_ulong addr
)
122 if (addr
== (tlb_entry
->addr_read
&
123 (TARGET_PAGE_MASK
| TLB_INVALID_MASK
)) ||
124 addr
== (tlb_entry
->addr_write
&
125 (TARGET_PAGE_MASK
| TLB_INVALID_MASK
)) ||
126 addr
== (tlb_entry
->addr_code
&
127 (TARGET_PAGE_MASK
| TLB_INVALID_MASK
))) {
128 memset(tlb_entry
, -1, sizeof(*tlb_entry
));
132 void tlb_flush_page(CPUState
*cpu
, target_ulong addr
)
134 CPUArchState
*env
= cpu
->env_ptr
;
138 tlb_debug("page :" TARGET_FMT_lx
"\n", addr
);
140 /* Check if we need to flush due to large pages. */
141 if ((addr
& env
->tlb_flush_mask
) == env
->tlb_flush_addr
) {
142 tlb_debug("forcing full flush ("
143 TARGET_FMT_lx
"/" TARGET_FMT_lx
")\n",
144 env
->tlb_flush_addr
, env
->tlb_flush_mask
);
150 addr
&= TARGET_PAGE_MASK
;
151 i
= (addr
>> TARGET_PAGE_BITS
) & (CPU_TLB_SIZE
- 1);
152 for (mmu_idx
= 0; mmu_idx
< NB_MMU_MODES
; mmu_idx
++) {
153 tlb_flush_entry(&env
->tlb_table
[mmu_idx
][i
], addr
);
156 /* check whether there are entries that need to be flushed in the vtlb */
157 for (mmu_idx
= 0; mmu_idx
< NB_MMU_MODES
; mmu_idx
++) {
159 for (k
= 0; k
< CPU_VTLB_SIZE
; k
++) {
160 tlb_flush_entry(&env
->tlb_v_table
[mmu_idx
][k
], addr
);
164 tb_flush_jmp_cache(cpu
, addr
);
167 void tlb_flush_page_by_mmuidx(CPUState
*cpu
, target_ulong addr
, ...)
169 CPUArchState
*env
= cpu
->env_ptr
;
173 va_start(argp
, addr
);
175 tlb_debug("addr "TARGET_FMT_lx
"\n", addr
);
177 /* Check if we need to flush due to large pages. */
178 if ((addr
& env
->tlb_flush_mask
) == env
->tlb_flush_addr
) {
179 tlb_debug("forced full flush ("
180 TARGET_FMT_lx
"/" TARGET_FMT_lx
")\n",
181 env
->tlb_flush_addr
, env
->tlb_flush_mask
);
183 v_tlb_flush_by_mmuidx(cpu
, argp
);
188 addr
&= TARGET_PAGE_MASK
;
189 i
= (addr
>> TARGET_PAGE_BITS
) & (CPU_TLB_SIZE
- 1);
192 int mmu_idx
= va_arg(argp
, int);
198 tlb_debug("idx %d\n", mmu_idx
);
200 tlb_flush_entry(&env
->tlb_table
[mmu_idx
][i
], addr
);
202 /* check whether there are vltb entries that need to be flushed */
203 for (k
= 0; k
< CPU_VTLB_SIZE
; k
++) {
204 tlb_flush_entry(&env
->tlb_v_table
[mmu_idx
][k
], addr
);
209 tb_flush_jmp_cache(cpu
, addr
);
212 /* update the TLBs so that writes to code in the virtual page 'addr'
214 void tlb_protect_code(ram_addr_t ram_addr
)
216 cpu_physical_memory_test_and_clear_dirty(ram_addr
, TARGET_PAGE_SIZE
,
220 /* update the TLB so that writes in physical page 'phys_addr' are no longer
221 tested for self modifying code */
222 void tlb_unprotect_code(ram_addr_t ram_addr
)
224 cpu_physical_memory_set_dirty_flag(ram_addr
, DIRTY_MEMORY_CODE
);
227 static bool tlb_is_dirty_ram(CPUTLBEntry
*tlbe
)
229 return (tlbe
->addr_write
& (TLB_INVALID_MASK
|TLB_MMIO
|TLB_NOTDIRTY
)) == 0;
232 void tlb_reset_dirty_range(CPUTLBEntry
*tlb_entry
, uintptr_t start
,
237 if (tlb_is_dirty_ram(tlb_entry
)) {
238 addr
= (tlb_entry
->addr_write
& TARGET_PAGE_MASK
) + tlb_entry
->addend
;
239 if ((addr
- start
) < length
) {
240 tlb_entry
->addr_write
|= TLB_NOTDIRTY
;
245 static inline ram_addr_t
qemu_ram_addr_from_host_nofail(void *ptr
)
249 ram_addr
= qemu_ram_addr_from_host(ptr
);
250 if (ram_addr
== RAM_ADDR_INVALID
) {
251 fprintf(stderr
, "Bad ram pointer %p\n", ptr
);
257 void tlb_reset_dirty(CPUState
*cpu
, ram_addr_t start1
, ram_addr_t length
)
264 for (mmu_idx
= 0; mmu_idx
< NB_MMU_MODES
; mmu_idx
++) {
267 for (i
= 0; i
< CPU_TLB_SIZE
; i
++) {
268 tlb_reset_dirty_range(&env
->tlb_table
[mmu_idx
][i
],
272 for (i
= 0; i
< CPU_VTLB_SIZE
; i
++) {
273 tlb_reset_dirty_range(&env
->tlb_v_table
[mmu_idx
][i
],
279 static inline void tlb_set_dirty1(CPUTLBEntry
*tlb_entry
, target_ulong vaddr
)
281 if (tlb_entry
->addr_write
== (vaddr
| TLB_NOTDIRTY
)) {
282 tlb_entry
->addr_write
= vaddr
;
286 /* update the TLB corresponding to virtual page vaddr
287 so that it is no longer dirty */
288 void tlb_set_dirty(CPUState
*cpu
, target_ulong vaddr
)
290 CPUArchState
*env
= cpu
->env_ptr
;
294 vaddr
&= TARGET_PAGE_MASK
;
295 i
= (vaddr
>> TARGET_PAGE_BITS
) & (CPU_TLB_SIZE
- 1);
296 for (mmu_idx
= 0; mmu_idx
< NB_MMU_MODES
; mmu_idx
++) {
297 tlb_set_dirty1(&env
->tlb_table
[mmu_idx
][i
], vaddr
);
300 for (mmu_idx
= 0; mmu_idx
< NB_MMU_MODES
; mmu_idx
++) {
302 for (k
= 0; k
< CPU_VTLB_SIZE
; k
++) {
303 tlb_set_dirty1(&env
->tlb_v_table
[mmu_idx
][k
], vaddr
);
308 /* Our TLB does not support large pages, so remember the area covered by
309 large pages and trigger a full TLB flush if these are invalidated. */
310 static void tlb_add_large_page(CPUArchState
*env
, target_ulong vaddr
,
313 target_ulong mask
= ~(size
- 1);
315 if (env
->tlb_flush_addr
== (target_ulong
)-1) {
316 env
->tlb_flush_addr
= vaddr
& mask
;
317 env
->tlb_flush_mask
= mask
;
320 /* Extend the existing region to include the new page.
321 This is a compromise between unnecessary flushes and the cost
322 of maintaining a full variable size TLB. */
323 mask
&= env
->tlb_flush_mask
;
324 while (((env
->tlb_flush_addr
^ vaddr
) & mask
) != 0) {
327 env
->tlb_flush_addr
&= mask
;
328 env
->tlb_flush_mask
= mask
;
331 /* Add a new TLB entry. At most one entry for a given virtual address
332 * is permitted. Only a single TARGET_PAGE_SIZE region is mapped, the
333 * supplied size is only used by tlb_flush_page.
335 * Called from TCG-generated code, which is under an RCU read-side
338 void tlb_set_page_with_attrs(CPUState
*cpu
, target_ulong vaddr
,
339 hwaddr paddr
, MemTxAttrs attrs
, int prot
,
340 int mmu_idx
, target_ulong size
)
342 CPUArchState
*env
= cpu
->env_ptr
;
343 MemoryRegionSection
*section
;
345 target_ulong address
;
346 target_ulong code_address
;
349 hwaddr iotlb
, xlat
, sz
;
350 unsigned vidx
= env
->vtlb_index
++ % CPU_VTLB_SIZE
;
351 int asidx
= cpu_asidx_from_attrs(cpu
, attrs
);
353 assert(size
>= TARGET_PAGE_SIZE
);
354 if (size
!= TARGET_PAGE_SIZE
) {
355 tlb_add_large_page(env
, vaddr
, size
);
359 section
= address_space_translate_for_iotlb(cpu
, asidx
, paddr
, &xlat
, &sz
);
360 assert(sz
>= TARGET_PAGE_SIZE
);
362 tlb_debug("vaddr=" TARGET_FMT_lx
" paddr=0x" TARGET_FMT_plx
364 vaddr
, paddr
, prot
, mmu_idx
);
367 if (!memory_region_is_ram(section
->mr
) && !memory_region_is_romd(section
->mr
)) {
372 /* TLB_MMIO for rom/romd handled below */
373 addend
= (uintptr_t)memory_region_get_ram_ptr(section
->mr
) + xlat
;
376 code_address
= address
;
377 iotlb
= memory_region_section_get_iotlb(cpu
, section
, vaddr
, paddr
, xlat
,
380 index
= (vaddr
>> TARGET_PAGE_BITS
) & (CPU_TLB_SIZE
- 1);
381 te
= &env
->tlb_table
[mmu_idx
][index
];
383 /* do not discard the translation in te, evict it into a victim tlb */
384 env
->tlb_v_table
[mmu_idx
][vidx
] = *te
;
385 env
->iotlb_v
[mmu_idx
][vidx
] = env
->iotlb
[mmu_idx
][index
];
388 env
->iotlb
[mmu_idx
][index
].addr
= iotlb
- vaddr
;
389 env
->iotlb
[mmu_idx
][index
].attrs
= attrs
;
390 te
->addend
= addend
- vaddr
;
391 if (prot
& PAGE_READ
) {
392 te
->addr_read
= address
;
397 if (prot
& PAGE_EXEC
) {
398 te
->addr_code
= code_address
;
402 if (prot
& PAGE_WRITE
) {
403 if ((memory_region_is_ram(section
->mr
) && section
->readonly
)
404 || memory_region_is_romd(section
->mr
)) {
405 /* Write access calls the I/O callback. */
406 te
->addr_write
= address
| TLB_MMIO
;
407 } else if (memory_region_is_ram(section
->mr
)
408 && cpu_physical_memory_is_clean(
409 memory_region_get_ram_addr(section
->mr
) + xlat
)) {
410 te
->addr_write
= address
| TLB_NOTDIRTY
;
412 te
->addr_write
= address
;
419 /* Add a new TLB entry, but without specifying the memory
420 * transaction attributes to be used.
422 void tlb_set_page(CPUState
*cpu
, target_ulong vaddr
,
423 hwaddr paddr
, int prot
,
424 int mmu_idx
, target_ulong size
)
426 tlb_set_page_with_attrs(cpu
, vaddr
, paddr
, MEMTXATTRS_UNSPECIFIED
,
427 prot
, mmu_idx
, size
);
430 /* NOTE: this function can trigger an exception */
431 /* NOTE2: the returned address is not exactly the physical address: it
432 * is actually a ram_addr_t (in system mode; the user mode emulation
433 * version of this function returns a guest virtual address).
435 tb_page_addr_t
get_page_addr_code(CPUArchState
*env1
, target_ulong addr
)
437 int mmu_idx
, page_index
, pd
;
440 CPUState
*cpu
= ENV_GET_CPU(env1
);
441 CPUIOTLBEntry
*iotlbentry
;
443 page_index
= (addr
>> TARGET_PAGE_BITS
) & (CPU_TLB_SIZE
- 1);
444 mmu_idx
= cpu_mmu_index(env1
, true);
445 if (unlikely(env1
->tlb_table
[mmu_idx
][page_index
].addr_code
!=
446 (addr
& TARGET_PAGE_MASK
))) {
447 cpu_ldub_code(env1
, addr
);
449 iotlbentry
= &env1
->iotlb
[mmu_idx
][page_index
];
450 pd
= iotlbentry
->addr
& ~TARGET_PAGE_MASK
;
451 mr
= iotlb_to_region(cpu
, pd
, iotlbentry
->attrs
);
452 if (memory_region_is_unassigned(mr
)) {
453 CPUClass
*cc
= CPU_GET_CLASS(cpu
);
455 if (cc
->do_unassigned_access
) {
456 cc
->do_unassigned_access(cpu
, addr
, false, true, 0, 4);
458 cpu_abort(cpu
, "Trying to execute code outside RAM or ROM at 0x"
459 TARGET_FMT_lx
"\n", addr
);
462 p
= (void *)((uintptr_t)addr
+ env1
->tlb_table
[mmu_idx
][page_index
].addend
);
463 return qemu_ram_addr_from_host_nofail(p
);
466 #define MMUSUFFIX _mmu
469 #include "softmmu_template.h"
472 #include "softmmu_template.h"
475 #include "softmmu_template.h"
478 #include "softmmu_template.h"
481 #define MMUSUFFIX _cmmu
485 #define GETRA() ((uintptr_t)0)
486 #define SOFTMMU_CODE_ACCESS
489 #include "softmmu_template.h"
492 #include "softmmu_template.h"
495 #include "softmmu_template.h"
498 #include "softmmu_template.h"