2 * QEMU PowerPC XIVE interrupt controller model
4 * Copyright (c) 2017-2019, IBM Corporation.
6 * This code is licensed under the GPL version 2 or later. See the
7 * COPYING file in the top-level directory.
10 #include "qemu/osdep.h"
12 #include "qapi/error.h"
13 #include "target/ppc/cpu.h"
14 #include "sysemu/cpus.h"
15 #include "sysemu/dma.h"
16 #include "monitor/monitor.h"
17 #include "hw/ppc/fdt.h"
18 #include "hw/ppc/pnv.h"
19 #include "hw/ppc/pnv_core.h"
20 #include "hw/ppc/pnv_xscom.h"
21 #include "hw/ppc/pnv_xive.h"
22 #include "hw/ppc/xive_regs.h"
23 #include "hw/ppc/ppc.h"
27 #include "pnv_xive_regs.h"
32 * Virtual structures table (VST)
34 #define SBE_PER_BYTE 4
36 typedef struct XiveVstInfo
{
42 static const XiveVstInfo vst_infos
[] = {
43 [VST_TSEL_IVT
] = { "EAT", sizeof(XiveEAS
), 16 },
44 [VST_TSEL_SBE
] = { "SBE", 1, 16 },
45 [VST_TSEL_EQDT
] = { "ENDT", sizeof(XiveEND
), 16 },
46 [VST_TSEL_VPDT
] = { "VPDT", sizeof(XiveNVT
), 32 },
49 * Interrupt fifo backing store table (not modeled) :
54 * 3 - Second escalate,
56 * 5 - IPI cascaded queue ?
58 [VST_TSEL_IRQ
] = { "IRQ", 1, 6 },
61 #define xive_error(xive, fmt, ...) \
62 qemu_log_mask(LOG_GUEST_ERROR, "XIVE[%x] - " fmt "\n", \
63 (xive)->chip->chip_id, ## __VA_ARGS__);
66 * QEMU version of the GETFIELD/SETFIELD macros
68 * TODO: It might be better to use the existing extract64() and
69 * deposit64() but this means that all the register definitions will
70 * change and become incompatible with the ones found in skiboot.
72 * Keep it as it is for now until we find a common ground.
74 static inline uint64_t GETFIELD(uint64_t mask
, uint64_t word
)
76 return (word
& mask
) >> ctz64(mask
);
79 static inline uint64_t SETFIELD(uint64_t mask
, uint64_t word
,
82 return (word
& ~mask
) | ((value
<< ctz64(mask
)) & mask
);
86 * Remote access to controllers. HW uses MMIOs. For now, a simple scan
87 * of the chips is good enough.
89 * TODO: Block scope support
91 static PnvXive
*pnv_xive_get_ic(uint8_t blk
)
93 PnvMachineState
*pnv
= PNV_MACHINE(qdev_get_machine());
96 for (i
= 0; i
< pnv
->num_chips
; i
++) {
97 Pnv9Chip
*chip9
= PNV9_CHIP(pnv
->chips
[i
]);
98 PnvXive
*xive
= &chip9
->xive
;
100 if (xive
->chip
->chip_id
== blk
) {
108 * VST accessors for SBE, EAT, ENDT, NVT
110 * Indirect VST tables are arrays of VSDs pointing to a page (of same
111 * size). Each page is a direct VST table.
114 #define XIVE_VSD_SIZE 8
116 /* Indirect page size can be 4K, 64K, 2M, 16M. */
117 static uint64_t pnv_xive_vst_page_size_allowed(uint32_t page_shift
)
119 return page_shift
== 12 || page_shift
== 16 ||
120 page_shift
== 21 || page_shift
== 24;
123 static uint64_t pnv_xive_vst_size(uint64_t vsd
)
125 uint64_t vst_tsize
= 1ull << (GETFIELD(VSD_TSIZE
, vsd
) + 12);
128 * Read the first descriptor to get the page size of the indirect
131 if (VSD_INDIRECT
& vsd
) {
132 uint32_t nr_pages
= vst_tsize
/ XIVE_VSD_SIZE
;
135 vsd
= ldq_be_dma(&address_space_memory
, vsd
& VSD_ADDRESS_MASK
);
136 page_shift
= GETFIELD(VSD_TSIZE
, vsd
) + 12;
138 if (!pnv_xive_vst_page_size_allowed(page_shift
)) {
142 return nr_pages
* (1ull << page_shift
);
148 static uint64_t pnv_xive_vst_addr_direct(PnvXive
*xive
, uint32_t type
,
149 uint64_t vsd
, uint32_t idx
)
151 const XiveVstInfo
*info
= &vst_infos
[type
];
152 uint64_t vst_addr
= vsd
& VSD_ADDRESS_MASK
;
154 return vst_addr
+ idx
* info
->size
;
157 static uint64_t pnv_xive_vst_addr_indirect(PnvXive
*xive
, uint32_t type
,
158 uint64_t vsd
, uint32_t idx
)
160 const XiveVstInfo
*info
= &vst_infos
[type
];
164 uint32_t vst_per_page
;
166 /* Get the page size of the indirect table. */
167 vsd_addr
= vsd
& VSD_ADDRESS_MASK
;
168 vsd
= ldq_be_dma(&address_space_memory
, vsd_addr
);
170 if (!(vsd
& VSD_ADDRESS_MASK
)) {
171 xive_error(xive
, "VST: invalid %s entry %x !?", info
->name
, 0);
175 page_shift
= GETFIELD(VSD_TSIZE
, vsd
) + 12;
177 if (!pnv_xive_vst_page_size_allowed(page_shift
)) {
178 xive_error(xive
, "VST: invalid %s page shift %d", info
->name
,
183 vst_per_page
= (1ull << page_shift
) / info
->size
;
184 vsd_idx
= idx
/ vst_per_page
;
186 /* Load the VSD we are looking for, if not already done */
188 vsd_addr
= vsd_addr
+ vsd_idx
* XIVE_VSD_SIZE
;
189 vsd
= ldq_be_dma(&address_space_memory
, vsd_addr
);
191 if (!(vsd
& VSD_ADDRESS_MASK
)) {
192 xive_error(xive
, "VST: invalid %s entry %x !?", info
->name
, 0);
197 * Check that the pages have a consistent size across the
200 if (page_shift
!= GETFIELD(VSD_TSIZE
, vsd
) + 12) {
201 xive_error(xive
, "VST: %s entry %x indirect page size differ !?",
207 return pnv_xive_vst_addr_direct(xive
, type
, vsd
, (idx
% vst_per_page
));
210 static uint64_t pnv_xive_vst_addr(PnvXive
*xive
, uint32_t type
, uint8_t blk
,
213 const XiveVstInfo
*info
= &vst_infos
[type
];
217 if (blk
>= info
->max_blocks
) {
218 xive_error(xive
, "VST: invalid block id %d for VST %s %d !?",
219 blk
, info
->name
, idx
);
223 vsd
= xive
->vsds
[type
][blk
];
225 /* Remote VST access */
226 if (GETFIELD(VSD_MODE
, vsd
) == VSD_MODE_FORWARD
) {
227 xive
= pnv_xive_get_ic(blk
);
229 return xive
? pnv_xive_vst_addr(xive
, type
, blk
, idx
) : 0;
232 idx_max
= pnv_xive_vst_size(vsd
) / info
->size
- 1;
235 xive_error(xive
, "VST: %s entry %x/%x out of range [ 0 .. %x ] !?",
236 info
->name
, blk
, idx
, idx_max
);
241 if (VSD_INDIRECT
& vsd
) {
242 return pnv_xive_vst_addr_indirect(xive
, type
, vsd
, idx
);
245 return pnv_xive_vst_addr_direct(xive
, type
, vsd
, idx
);
248 static int pnv_xive_vst_read(PnvXive
*xive
, uint32_t type
, uint8_t blk
,
249 uint32_t idx
, void *data
)
251 const XiveVstInfo
*info
= &vst_infos
[type
];
252 uint64_t addr
= pnv_xive_vst_addr(xive
, type
, blk
, idx
);
258 cpu_physical_memory_read(addr
, data
, info
->size
);
262 #define XIVE_VST_WORD_ALL -1
264 static int pnv_xive_vst_write(PnvXive
*xive
, uint32_t type
, uint8_t blk
,
265 uint32_t idx
, void *data
, uint32_t word_number
)
267 const XiveVstInfo
*info
= &vst_infos
[type
];
268 uint64_t addr
= pnv_xive_vst_addr(xive
, type
, blk
, idx
);
274 if (word_number
== XIVE_VST_WORD_ALL
) {
275 cpu_physical_memory_write(addr
, data
, info
->size
);
277 cpu_physical_memory_write(addr
+ word_number
* 4,
278 data
+ word_number
* 4, 4);
283 static int pnv_xive_get_end(XiveRouter
*xrtr
, uint8_t blk
, uint32_t idx
,
286 return pnv_xive_vst_read(PNV_XIVE(xrtr
), VST_TSEL_EQDT
, blk
, idx
, end
);
289 static int pnv_xive_write_end(XiveRouter
*xrtr
, uint8_t blk
, uint32_t idx
,
290 XiveEND
*end
, uint8_t word_number
)
292 return pnv_xive_vst_write(PNV_XIVE(xrtr
), VST_TSEL_EQDT
, blk
, idx
, end
,
296 static int pnv_xive_end_update(PnvXive
*xive
, uint8_t blk
, uint32_t idx
)
299 uint64_t eqc_watch
[4];
301 for (i
= 0; i
< ARRAY_SIZE(eqc_watch
); i
++) {
302 eqc_watch
[i
] = cpu_to_be64(xive
->regs
[(VC_EQC_CWATCH_DAT0
>> 3) + i
]);
305 return pnv_xive_vst_write(xive
, VST_TSEL_EQDT
, blk
, idx
, eqc_watch
,
309 static int pnv_xive_get_nvt(XiveRouter
*xrtr
, uint8_t blk
, uint32_t idx
,
312 return pnv_xive_vst_read(PNV_XIVE(xrtr
), VST_TSEL_VPDT
, blk
, idx
, nvt
);
315 static int pnv_xive_write_nvt(XiveRouter
*xrtr
, uint8_t blk
, uint32_t idx
,
316 XiveNVT
*nvt
, uint8_t word_number
)
318 return pnv_xive_vst_write(PNV_XIVE(xrtr
), VST_TSEL_VPDT
, blk
, idx
, nvt
,
322 static int pnv_xive_nvt_update(PnvXive
*xive
, uint8_t blk
, uint32_t idx
)
325 uint64_t vpc_watch
[8];
327 for (i
= 0; i
< ARRAY_SIZE(vpc_watch
); i
++) {
328 vpc_watch
[i
] = cpu_to_be64(xive
->regs
[(PC_VPC_CWATCH_DAT0
>> 3) + i
]);
331 return pnv_xive_vst_write(xive
, VST_TSEL_VPDT
, blk
, idx
, vpc_watch
,
335 static int pnv_xive_get_eas(XiveRouter
*xrtr
, uint8_t blk
, uint32_t idx
,
338 PnvXive
*xive
= PNV_XIVE(xrtr
);
340 if (pnv_xive_get_ic(blk
) != xive
) {
341 xive_error(xive
, "VST: EAS %x is remote !?", XIVE_SRCNO(blk
, idx
));
345 return pnv_xive_vst_read(xive
, VST_TSEL_IVT
, blk
, idx
, eas
);
348 static int pnv_xive_eas_update(PnvXive
*xive
, uint8_t blk
, uint32_t idx
)
354 static XiveTCTX
*pnv_xive_get_tctx(XiveRouter
*xrtr
, CPUState
*cs
)
356 PowerPCCPU
*cpu
= POWERPC_CPU(cs
);
357 XiveTCTX
*tctx
= XIVE_TCTX(pnv_cpu_state(cpu
)->intc
);
358 PnvXive
*xive
= NULL
;
359 CPUPPCState
*env
= &cpu
->env
;
360 int pir
= env
->spr_cb
[SPR_PIR
].default_value
;
363 * Perform an extra check on the HW thread enablement.
365 * The TIMA is shared among the chips and to identify the chip
366 * from which the access is being done, we extract the chip id
369 xive
= pnv_xive_get_ic((pir
>> 8) & 0xf);
374 if (!(xive
->regs
[PC_THREAD_EN_REG0
>> 3] & PPC_BIT(pir
& 0x3f))) {
375 xive_error(PNV_XIVE(xrtr
), "IC: CPU %x is not enabled", pir
);
382 * The internal sources (IPIs) of the interrupt controller have no
383 * knowledge of the XIVE chip on which they reside. Encode the block
384 * id in the source interrupt number before forwarding the source
385 * event notification to the Router. This is required on a multichip
388 static void pnv_xive_notify(XiveNotifier
*xn
, uint32_t srcno
)
390 PnvXive
*xive
= PNV_XIVE(xn
);
391 uint8_t blk
= xive
->chip
->chip_id
;
393 xive_router_notify(xn
, XIVE_SRCNO(blk
, srcno
));
400 static uint64_t pnv_xive_vc_size(PnvXive
*xive
)
402 return (~xive
->regs
[CQ_VC_BARM
>> 3] + 1) & CQ_VC_BARM_MASK
;
405 static uint64_t pnv_xive_edt_shift(PnvXive
*xive
)
407 return ctz64(pnv_xive_vc_size(xive
) / XIVE_TABLE_EDT_MAX
);
410 static uint64_t pnv_xive_pc_size(PnvXive
*xive
)
412 return (~xive
->regs
[CQ_PC_BARM
>> 3] + 1) & CQ_PC_BARM_MASK
;
415 static uint32_t pnv_xive_nr_ipis(PnvXive
*xive
)
417 uint8_t blk
= xive
->chip
->chip_id
;
419 return pnv_xive_vst_size(xive
->vsds
[VST_TSEL_SBE
][blk
]) * SBE_PER_BYTE
;
422 static uint32_t pnv_xive_nr_ends(PnvXive
*xive
)
424 uint8_t blk
= xive
->chip
->chip_id
;
426 return pnv_xive_vst_size(xive
->vsds
[VST_TSEL_EQDT
][blk
])
427 / vst_infos
[VST_TSEL_EQDT
].size
;
433 * The Virtualization Controller MMIO region containing the IPI ESB
434 * pages and END ESB pages is sub-divided into "sets" which map
435 * portions of the VC region to the different ESB pages. It is
436 * configured at runtime through the EDT "Domain Table" to let the
437 * firmware decide how to split the VC address space between IPI ESB
438 * pages and END ESB pages.
442 * Computes the overall size of the IPI or the END ESB pages
444 static uint64_t pnv_xive_edt_size(PnvXive
*xive
, uint64_t type
)
446 uint64_t edt_size
= 1ull << pnv_xive_edt_shift(xive
);
450 for (i
= 0; i
< XIVE_TABLE_EDT_MAX
; i
++) {
451 uint64_t edt_type
= GETFIELD(CQ_TDR_EDT_TYPE
, xive
->edt
[i
]);
453 if (edt_type
== type
) {
462 * Maps an offset of the VC region in the IPI or END region using the
463 * layout defined by the EDT "Domaine Table"
465 static uint64_t pnv_xive_edt_offset(PnvXive
*xive
, uint64_t vc_offset
,
469 uint64_t edt_size
= 1ull << pnv_xive_edt_shift(xive
);
470 uint64_t edt_offset
= vc_offset
;
472 for (i
= 0; i
< XIVE_TABLE_EDT_MAX
&& (i
* edt_size
) < vc_offset
; i
++) {
473 uint64_t edt_type
= GETFIELD(CQ_TDR_EDT_TYPE
, xive
->edt
[i
]);
475 if (edt_type
!= type
) {
476 edt_offset
-= edt_size
;
483 static void pnv_xive_edt_resize(PnvXive
*xive
)
485 uint64_t ipi_edt_size
= pnv_xive_edt_size(xive
, CQ_TDR_EDT_IPI
);
486 uint64_t end_edt_size
= pnv_xive_edt_size(xive
, CQ_TDR_EDT_EQ
);
488 memory_region_set_size(&xive
->ipi_edt_mmio
, ipi_edt_size
);
489 memory_region_add_subregion(&xive
->ipi_mmio
, 0, &xive
->ipi_edt_mmio
);
491 memory_region_set_size(&xive
->end_edt_mmio
, end_edt_size
);
492 memory_region_add_subregion(&xive
->end_mmio
, 0, &xive
->end_edt_mmio
);
496 * XIVE Table configuration. Only EDT is supported.
498 static int pnv_xive_table_set_data(PnvXive
*xive
, uint64_t val
)
500 uint64_t tsel
= xive
->regs
[CQ_TAR
>> 3] & CQ_TAR_TSEL
;
501 uint8_t tsel_index
= GETFIELD(CQ_TAR_TSEL_INDEX
, xive
->regs
[CQ_TAR
>> 3]);
502 uint64_t *xive_table
;
506 case CQ_TAR_TSEL_BLK
:
507 max_index
= ARRAY_SIZE(xive
->blk
);
508 xive_table
= xive
->blk
;
510 case CQ_TAR_TSEL_MIG
:
511 max_index
= ARRAY_SIZE(xive
->mig
);
512 xive_table
= xive
->mig
;
514 case CQ_TAR_TSEL_EDT
:
515 max_index
= ARRAY_SIZE(xive
->edt
);
516 xive_table
= xive
->edt
;
518 case CQ_TAR_TSEL_VDT
:
519 max_index
= ARRAY_SIZE(xive
->vdt
);
520 xive_table
= xive
->vdt
;
523 xive_error(xive
, "IC: invalid table %d", (int) tsel
);
527 if (tsel_index
>= max_index
) {
528 xive_error(xive
, "IC: invalid index %d", (int) tsel_index
);
532 xive_table
[tsel_index
] = val
;
534 if (xive
->regs
[CQ_TAR
>> 3] & CQ_TAR_TBL_AUTOINC
) {
535 xive
->regs
[CQ_TAR
>> 3] =
536 SETFIELD(CQ_TAR_TSEL_INDEX
, xive
->regs
[CQ_TAR
>> 3], ++tsel_index
);
540 * EDT configuration is complete. Resize the MMIO windows exposing
541 * the IPI and the END ESBs in the VC region.
543 if (tsel
== CQ_TAR_TSEL_EDT
&& tsel_index
== ARRAY_SIZE(xive
->edt
)) {
544 pnv_xive_edt_resize(xive
);
551 * Virtual Structure Tables (VST) configuration
553 static void pnv_xive_vst_set_exclusive(PnvXive
*xive
, uint8_t type
,
554 uint8_t blk
, uint64_t vsd
)
556 XiveENDSource
*end_xsrc
= &xive
->end_source
;
557 XiveSource
*xsrc
= &xive
->ipi_source
;
558 const XiveVstInfo
*info
= &vst_infos
[type
];
559 uint32_t page_shift
= GETFIELD(VSD_TSIZE
, vsd
) + 12;
560 uint64_t vst_addr
= vsd
& VSD_ADDRESS_MASK
;
564 if (VSD_INDIRECT
& vsd
) {
565 if (!(xive
->regs
[VC_GLOBAL_CONFIG
>> 3] & VC_GCONF_INDIRECT
)) {
566 xive_error(xive
, "VST: %s indirect tables are not enabled",
571 if (!pnv_xive_vst_page_size_allowed(page_shift
)) {
572 xive_error(xive
, "VST: invalid %s page shift %d", info
->name
,
578 if (!QEMU_IS_ALIGNED(vst_addr
, 1ull << page_shift
)) {
579 xive_error(xive
, "VST: %s table address 0x%"PRIx64
" is not aligned with"
580 " page shift %d", info
->name
, vst_addr
, page_shift
);
584 /* Record the table configuration (in SRAM on HW) */
585 xive
->vsds
[type
][blk
] = vsd
;
587 /* Now tune the models with the configuration provided by the FW */
590 case VST_TSEL_IVT
: /* Nothing to be done */
595 * Backing store pages for the END. Compute the number of ENDs
596 * provisioned by FW and resize the END ESB window accordingly.
598 memory_region_set_size(&end_xsrc
->esb_mmio
, pnv_xive_nr_ends(xive
) *
599 (1ull << (end_xsrc
->esb_shift
+ 1)));
600 memory_region_add_subregion(&xive
->end_edt_mmio
, 0,
601 &end_xsrc
->esb_mmio
);
606 * Backing store pages for the source PQ bits. The model does
607 * not use these PQ bits backed in RAM because the XiveSource
608 * model has its own. Compute the number of IRQs provisioned
609 * by FW and resize the IPI ESB window accordingly.
611 memory_region_set_size(&xsrc
->esb_mmio
, pnv_xive_nr_ipis(xive
) *
612 (1ull << xsrc
->esb_shift
));
613 memory_region_add_subregion(&xive
->ipi_edt_mmio
, 0, &xsrc
->esb_mmio
);
616 case VST_TSEL_VPDT
: /* Not modeled */
617 case VST_TSEL_IRQ
: /* Not modeled */
619 * These tables contains the backing store pages for the
620 * interrupt fifos of the VC sub-engine in case of overflow.
625 g_assert_not_reached();
630 * Both PC and VC sub-engines are configured as each use the Virtual
631 * Structure Tables : SBE, EAS, END and NVT.
633 static void pnv_xive_vst_set_data(PnvXive
*xive
, uint64_t vsd
, bool pc_engine
)
635 uint8_t mode
= GETFIELD(VSD_MODE
, vsd
);
636 uint8_t type
= GETFIELD(VST_TABLE_SELECT
,
637 xive
->regs
[VC_VSD_TABLE_ADDR
>> 3]);
638 uint8_t blk
= GETFIELD(VST_TABLE_BLOCK
,
639 xive
->regs
[VC_VSD_TABLE_ADDR
>> 3]);
640 uint64_t vst_addr
= vsd
& VSD_ADDRESS_MASK
;
642 if (type
> VST_TSEL_IRQ
) {
643 xive_error(xive
, "VST: invalid table type %d", type
);
647 if (blk
>= vst_infos
[type
].max_blocks
) {
648 xive_error(xive
, "VST: invalid block id %d for"
649 " %s table", blk
, vst_infos
[type
].name
);
654 * Only take the VC sub-engine configuration into account because
655 * the XiveRouter model combines both VC and PC sub-engines
662 xive_error(xive
, "VST: invalid %s table address", vst_infos
[type
].name
);
667 case VSD_MODE_FORWARD
:
668 xive
->vsds
[type
][blk
] = vsd
;
671 case VSD_MODE_EXCLUSIVE
:
672 pnv_xive_vst_set_exclusive(xive
, type
, blk
, vsd
);
676 xive_error(xive
, "VST: unsupported table mode %d", mode
);
682 * Interrupt controller MMIO region. The layout is compatible between
685 * Page 0 sub-engine BARs
686 * 0x000 - 0x3FF IC registers
687 * 0x400 - 0x7FF PC registers
688 * 0x800 - 0xFFF VC registers
690 * Page 1 Notify page (writes only)
691 * 0x000 - 0x7FF HW interrupt triggers (PSI, PHB)
692 * 0x800 - 0xFFF forwards and syncs
694 * Page 2 LSI Trigger page (writes only) (not modeled)
695 * Page 3 LSI SB EOI page (reads only) (not modeled)
697 * Page 4-7 indirect TIMA
701 * IC - registers MMIO
703 static void pnv_xive_ic_reg_write(void *opaque
, hwaddr offset
,
704 uint64_t val
, unsigned size
)
706 PnvXive
*xive
= PNV_XIVE(opaque
);
707 MemoryRegion
*sysmem
= get_system_memory();
708 uint32_t reg
= offset
>> 3;
709 bool is_chip0
= xive
->chip
->chip_id
== 0;
714 * XIVE CQ (PowerBus bridge) settings
716 case CQ_MSGSND
: /* msgsnd for doorbells */
717 case CQ_FIRMASK_OR
: /* FIR error reporting */
720 if (val
& CQ_PBI_PC_64K
) {
723 if (val
& CQ_PBI_VC_64K
) {
727 case CQ_CFG_PB_GEN
: /* PowerBus General Configuration */
729 * TODO: CQ_INT_ADDR_OPT for 1-block-per-chip mode
734 * XIVE Virtualization Controller settings
736 case VC_GLOBAL_CONFIG
:
740 * XIVE Presenter Controller settings
742 case PC_GLOBAL_CONFIG
:
744 * PC_GCONF_CHIPID_OVR
745 * Overrides Int command Chip ID with the Chip ID field (DEBUG)
750 * TODO: block group support
752 * PC_TCTXT_CFG_BLKGRP_EN
753 * PC_TCTXT_CFG_HARD_CHIPID_BLK :
754 * Moves the chipid into block field for hardwired CAM compares.
755 * Block offset value is adjusted to 0b0..01 & ThrdId
757 * Will require changes in xive_presenter_tctx_match(). I am
758 * not sure how to handle that yet.
761 /* Overrides hardwired chip ID with the chip ID field */
762 if (val
& PC_TCTXT_CHIPID_OVERRIDE
) {
763 xive
->tctx_chipid
= GETFIELD(PC_TCTXT_CHIPID
, val
);
769 * enable block tracking and exchange of block ownership
770 * information between Interrupt controllers
777 case VC_SBC_CONFIG
: /* Store EOI configuration */
779 * Configure store EOI if required by firwmare (skiboot has removed
780 * support recently though)
782 if (val
& (VC_SBC_CONF_CPLX_CIST
| VC_SBC_CONF_CIST_BOTH
)) {
783 object_property_set_int(OBJECT(&xive
->ipi_source
),
784 XIVE_SRC_STORE_EOI
, "flags", &error_fatal
);
788 case VC_EQC_CONFIG
: /* TODO: silent escalation */
789 case VC_AIB_TX_ORDER_TAG2
: /* relax ordering */
793 * XIVE BAR settings (XSCOM only)
796 /* bit4: resets all BAR registers */
799 case CQ_IC_BAR
: /* IC BAR. 8 pages */
800 xive
->ic_shift
= val
& CQ_IC_BAR_64K
? 16 : 12;
801 if (!(val
& CQ_IC_BAR_VALID
)) {
803 if (xive
->regs
[reg
] & CQ_IC_BAR_VALID
) {
804 memory_region_del_subregion(&xive
->ic_mmio
,
806 memory_region_del_subregion(&xive
->ic_mmio
,
807 &xive
->ic_notify_mmio
);
808 memory_region_del_subregion(&xive
->ic_mmio
,
810 memory_region_del_subregion(&xive
->ic_mmio
,
811 &xive
->tm_indirect_mmio
);
813 memory_region_del_subregion(sysmem
, &xive
->ic_mmio
);
816 xive
->ic_base
= val
& ~(CQ_IC_BAR_VALID
| CQ_IC_BAR_64K
);
817 if (!(xive
->regs
[reg
] & CQ_IC_BAR_VALID
)) {
818 memory_region_add_subregion(sysmem
, xive
->ic_base
,
821 memory_region_add_subregion(&xive
->ic_mmio
, 0,
823 memory_region_add_subregion(&xive
->ic_mmio
,
824 1ul << xive
->ic_shift
,
825 &xive
->ic_notify_mmio
);
826 memory_region_add_subregion(&xive
->ic_mmio
,
827 2ul << xive
->ic_shift
,
829 memory_region_add_subregion(&xive
->ic_mmio
,
830 4ull << xive
->ic_shift
,
831 &xive
->tm_indirect_mmio
);
836 case CQ_TM1_BAR
: /* TM BAR. 4 pages. Map only once */
837 case CQ_TM2_BAR
: /* second TM BAR. for hotplug. Not modeled */
838 xive
->tm_shift
= val
& CQ_TM_BAR_64K
? 16 : 12;
839 if (!(val
& CQ_TM_BAR_VALID
)) {
841 if (xive
->regs
[reg
] & CQ_TM_BAR_VALID
&& is_chip0
) {
842 memory_region_del_subregion(sysmem
, &xive
->tm_mmio
);
845 xive
->tm_base
= val
& ~(CQ_TM_BAR_VALID
| CQ_TM_BAR_64K
);
846 if (!(xive
->regs
[reg
] & CQ_TM_BAR_VALID
) && is_chip0
) {
847 memory_region_add_subregion(sysmem
, xive
->tm_base
,
854 xive
->regs
[reg
] = val
;
855 memory_region_set_size(&xive
->pc_mmio
, pnv_xive_pc_size(xive
));
857 case CQ_PC_BAR
: /* From 32M to 512G */
858 if (!(val
& CQ_PC_BAR_VALID
)) {
860 if (xive
->regs
[reg
] & CQ_PC_BAR_VALID
) {
861 memory_region_del_subregion(sysmem
, &xive
->pc_mmio
);
864 xive
->pc_base
= val
& ~(CQ_PC_BAR_VALID
);
865 if (!(xive
->regs
[reg
] & CQ_PC_BAR_VALID
)) {
866 memory_region_add_subregion(sysmem
, xive
->pc_base
,
873 xive
->regs
[reg
] = val
;
874 memory_region_set_size(&xive
->vc_mmio
, pnv_xive_vc_size(xive
));
876 case CQ_VC_BAR
: /* From 64M to 4TB */
877 if (!(val
& CQ_VC_BAR_VALID
)) {
879 if (xive
->regs
[reg
] & CQ_VC_BAR_VALID
) {
880 memory_region_del_subregion(sysmem
, &xive
->vc_mmio
);
883 xive
->vc_base
= val
& ~(CQ_VC_BAR_VALID
);
884 if (!(xive
->regs
[reg
] & CQ_VC_BAR_VALID
)) {
885 memory_region_add_subregion(sysmem
, xive
->vc_base
,
892 * XIVE Table settings.
894 case CQ_TAR
: /* Table Address */
896 case CQ_TDR
: /* Table Data */
897 pnv_xive_table_set_data(xive
, val
);
901 * XIVE VC & PC Virtual Structure Table settings
903 case VC_VSD_TABLE_ADDR
:
904 case PC_VSD_TABLE_ADDR
: /* Virtual table selector */
906 case VC_VSD_TABLE_DATA
: /* Virtual table setting */
907 case PC_VSD_TABLE_DATA
:
908 pnv_xive_vst_set_data(xive
, val
, offset
== PC_VSD_TABLE_DATA
);
912 * Interrupt fifo overflow in memory backing store (Not modeled)
914 case VC_IRQ_CONFIG_IPI
:
915 case VC_IRQ_CONFIG_HW
:
916 case VC_IRQ_CONFIG_CASCADE1
:
917 case VC_IRQ_CONFIG_CASCADE2
:
918 case VC_IRQ_CONFIG_REDIST
:
919 case VC_IRQ_CONFIG_IPI_CASC
:
923 * XIVE hardware thread enablement
925 case PC_THREAD_EN_REG0
: /* Physical Thread Enable */
926 case PC_THREAD_EN_REG1
: /* Physical Thread Enable (fused core) */
929 case PC_THREAD_EN_REG0_SET
:
930 xive
->regs
[PC_THREAD_EN_REG0
>> 3] |= val
;
932 case PC_THREAD_EN_REG1_SET
:
933 xive
->regs
[PC_THREAD_EN_REG1
>> 3] |= val
;
935 case PC_THREAD_EN_REG0_CLR
:
936 xive
->regs
[PC_THREAD_EN_REG0
>> 3] &= ~val
;
938 case PC_THREAD_EN_REG1_CLR
:
939 xive
->regs
[PC_THREAD_EN_REG1
>> 3] &= ~val
;
943 * Indirect TIMA access set up. Defines the PIR of the HW thread
946 case PC_TCTXT_INDIR0
... PC_TCTXT_INDIR3
:
950 * XIVE PC & VC cache updates for EAS, NVT and END
952 case VC_IVC_SCRUB_MASK
:
954 case VC_IVC_SCRUB_TRIG
:
955 pnv_xive_eas_update(xive
, GETFIELD(PC_SCRUB_BLOCK_ID
, val
),
956 GETFIELD(VC_SCRUB_OFFSET
, val
));
959 case VC_EQC_SCRUB_MASK
:
960 case VC_EQC_CWATCH_SPEC
:
961 case VC_EQC_CWATCH_DAT0
... VC_EQC_CWATCH_DAT3
:
963 case VC_EQC_SCRUB_TRIG
:
964 pnv_xive_end_update(xive
, GETFIELD(VC_SCRUB_BLOCK_ID
, val
),
965 GETFIELD(VC_SCRUB_OFFSET
, val
));
968 case PC_VPC_SCRUB_MASK
:
969 case PC_VPC_CWATCH_SPEC
:
970 case PC_VPC_CWATCH_DAT0
... PC_VPC_CWATCH_DAT7
:
972 case PC_VPC_SCRUB_TRIG
:
973 pnv_xive_nvt_update(xive
, GETFIELD(PC_SCRUB_BLOCK_ID
, val
),
974 GETFIELD(PC_SCRUB_OFFSET
, val
));
979 * XIVE PC & VC cache invalidation
983 case VC_AT_MACRO_KILL
:
985 case PC_AT_KILL_MASK
:
986 case VC_AT_MACRO_KILL_MASK
:
990 xive_error(xive
, "IC: invalid write to reg=0x%"HWADDR_PRIx
, offset
);
994 xive
->regs
[reg
] = val
;
997 static uint64_t pnv_xive_ic_reg_read(void *opaque
, hwaddr offset
, unsigned size
)
999 PnvXive
*xive
= PNV_XIVE(opaque
);
1001 uint32_t reg
= offset
>> 3;
1017 case PC_TCTXT_TRACK
:
1018 case PC_TCTXT_INDIR0
:
1019 case PC_TCTXT_INDIR1
:
1020 case PC_TCTXT_INDIR2
:
1021 case PC_TCTXT_INDIR3
:
1022 case PC_GLOBAL_CONFIG
:
1024 case PC_VPC_SCRUB_MASK
:
1025 case PC_VPC_CWATCH_SPEC
:
1026 case PC_VPC_CWATCH_DAT0
:
1027 case PC_VPC_CWATCH_DAT1
:
1028 case PC_VPC_CWATCH_DAT2
:
1029 case PC_VPC_CWATCH_DAT3
:
1030 case PC_VPC_CWATCH_DAT4
:
1031 case PC_VPC_CWATCH_DAT5
:
1032 case PC_VPC_CWATCH_DAT6
:
1033 case PC_VPC_CWATCH_DAT7
:
1035 case VC_GLOBAL_CONFIG
:
1036 case VC_AIB_TX_ORDER_TAG2
:
1038 case VC_IRQ_CONFIG_IPI
:
1039 case VC_IRQ_CONFIG_HW
:
1040 case VC_IRQ_CONFIG_CASCADE1
:
1041 case VC_IRQ_CONFIG_CASCADE2
:
1042 case VC_IRQ_CONFIG_REDIST
:
1043 case VC_IRQ_CONFIG_IPI_CASC
:
1045 case VC_EQC_SCRUB_MASK
:
1046 case VC_EQC_CWATCH_DAT0
:
1047 case VC_EQC_CWATCH_DAT1
:
1048 case VC_EQC_CWATCH_DAT2
:
1049 case VC_EQC_CWATCH_DAT3
:
1051 case VC_EQC_CWATCH_SPEC
:
1052 case VC_IVC_SCRUB_MASK
:
1054 case VC_AT_MACRO_KILL_MASK
:
1055 case VC_VSD_TABLE_ADDR
:
1056 case PC_VSD_TABLE_ADDR
:
1057 case VC_VSD_TABLE_DATA
:
1058 case PC_VSD_TABLE_DATA
:
1059 case PC_THREAD_EN_REG0
:
1060 case PC_THREAD_EN_REG1
:
1061 val
= xive
->regs
[reg
];
1065 * XIVE hardware thread enablement
1067 case PC_THREAD_EN_REG0_SET
:
1068 case PC_THREAD_EN_REG0_CLR
:
1069 val
= xive
->regs
[PC_THREAD_EN_REG0
>> 3];
1071 case PC_THREAD_EN_REG1_SET
:
1072 case PC_THREAD_EN_REG1_CLR
:
1073 val
= xive
->regs
[PC_THREAD_EN_REG1
>> 3];
1076 case CQ_MSGSND
: /* Identifies which cores have msgsnd enabled. */
1077 val
= 0xffffff0000000000;
1081 * XIVE PC & VC cache updates for EAS, NVT and END
1083 case PC_VPC_SCRUB_TRIG
:
1084 case VC_IVC_SCRUB_TRIG
:
1085 case VC_EQC_SCRUB_TRIG
:
1086 xive
->regs
[reg
] &= ~VC_SCRUB_VALID
;
1087 val
= xive
->regs
[reg
];
1091 * XIVE PC & VC cache invalidation
1094 xive
->regs
[reg
] &= ~PC_AT_KILL_VALID
;
1095 val
= xive
->regs
[reg
];
1097 case VC_AT_MACRO_KILL
:
1098 xive
->regs
[reg
] &= ~VC_KILL_VALID
;
1099 val
= xive
->regs
[reg
];
1103 * XIVE synchronisation
1106 val
= VC_EQC_SYNC_MASK
;
1110 xive_error(xive
, "IC: invalid read reg=0x%"HWADDR_PRIx
, offset
);
1116 static const MemoryRegionOps pnv_xive_ic_reg_ops
= {
1117 .read
= pnv_xive_ic_reg_read
,
1118 .write
= pnv_xive_ic_reg_write
,
1119 .endianness
= DEVICE_BIG_ENDIAN
,
1121 .min_access_size
= 8,
1122 .max_access_size
= 8,
1125 .min_access_size
= 8,
1126 .max_access_size
= 8,
1131 * IC - Notify MMIO port page (write only)
1133 #define PNV_XIVE_FORWARD_IPI 0x800 /* Forward IPI */
1134 #define PNV_XIVE_FORWARD_HW 0x880 /* Forward HW */
1135 #define PNV_XIVE_FORWARD_OS_ESC 0x900 /* Forward OS escalation */
1136 #define PNV_XIVE_FORWARD_HW_ESC 0x980 /* Forward Hyp escalation */
1137 #define PNV_XIVE_FORWARD_REDIS 0xa00 /* Forward Redistribution */
1138 #define PNV_XIVE_RESERVED5 0xa80 /* Cache line 5 PowerBUS operation */
1139 #define PNV_XIVE_RESERVED6 0xb00 /* Cache line 6 PowerBUS operation */
1140 #define PNV_XIVE_RESERVED7 0xb80 /* Cache line 7 PowerBUS operation */
1142 /* VC synchronisation */
1143 #define PNV_XIVE_SYNC_IPI 0xc00 /* Sync IPI */
1144 #define PNV_XIVE_SYNC_HW 0xc80 /* Sync HW */
1145 #define PNV_XIVE_SYNC_OS_ESC 0xd00 /* Sync OS escalation */
1146 #define PNV_XIVE_SYNC_HW_ESC 0xd80 /* Sync Hyp escalation */
1147 #define PNV_XIVE_SYNC_REDIS 0xe00 /* Sync Redistribution */
1149 /* PC synchronisation */
1150 #define PNV_XIVE_SYNC_PULL 0xe80 /* Sync pull context */
1151 #define PNV_XIVE_SYNC_PUSH 0xf00 /* Sync push context */
1152 #define PNV_XIVE_SYNC_VPC 0xf80 /* Sync remove VPC store */
1154 static void pnv_xive_ic_hw_trigger(PnvXive
*xive
, hwaddr addr
, uint64_t val
)
1157 * Forward the source event notification directly to the Router.
1158 * The source interrupt number should already be correctly encoded
1159 * with the chip block id by the sending device (PHB, PSI).
1161 xive_router_notify(XIVE_NOTIFIER(xive
), val
);
1164 static void pnv_xive_ic_notify_write(void *opaque
, hwaddr addr
, uint64_t val
,
1167 PnvXive
*xive
= PNV_XIVE(opaque
);
1169 /* VC: HW triggers */
1171 case 0x000 ... 0x7FF:
1172 pnv_xive_ic_hw_trigger(opaque
, addr
, val
);
1175 /* VC: Forwarded IRQs */
1176 case PNV_XIVE_FORWARD_IPI
:
1177 case PNV_XIVE_FORWARD_HW
:
1178 case PNV_XIVE_FORWARD_OS_ESC
:
1179 case PNV_XIVE_FORWARD_HW_ESC
:
1180 case PNV_XIVE_FORWARD_REDIS
:
1181 /* TODO: forwarded IRQs. Should be like HW triggers */
1182 xive_error(xive
, "IC: forwarded at @0x%"HWADDR_PRIx
" IRQ 0x%"PRIx64
,
1187 case PNV_XIVE_SYNC_IPI
:
1188 case PNV_XIVE_SYNC_HW
:
1189 case PNV_XIVE_SYNC_OS_ESC
:
1190 case PNV_XIVE_SYNC_HW_ESC
:
1191 case PNV_XIVE_SYNC_REDIS
:
1195 case PNV_XIVE_SYNC_PULL
:
1196 case PNV_XIVE_SYNC_PUSH
:
1197 case PNV_XIVE_SYNC_VPC
:
1201 xive_error(xive
, "IC: invalid notify write @%"HWADDR_PRIx
, addr
);
1205 static uint64_t pnv_xive_ic_notify_read(void *opaque
, hwaddr addr
,
1208 PnvXive
*xive
= PNV_XIVE(opaque
);
1210 /* loads are invalid */
1211 xive_error(xive
, "IC: invalid notify read @%"HWADDR_PRIx
, addr
);
1215 static const MemoryRegionOps pnv_xive_ic_notify_ops
= {
1216 .read
= pnv_xive_ic_notify_read
,
1217 .write
= pnv_xive_ic_notify_write
,
1218 .endianness
= DEVICE_BIG_ENDIAN
,
1220 .min_access_size
= 8,
1221 .max_access_size
= 8,
1224 .min_access_size
= 8,
1225 .max_access_size
= 8,
1230 * IC - LSI MMIO handlers (not modeled)
1233 static void pnv_xive_ic_lsi_write(void *opaque
, hwaddr addr
,
1234 uint64_t val
, unsigned size
)
1236 PnvXive
*xive
= PNV_XIVE(opaque
);
1238 xive_error(xive
, "IC: LSI invalid write @%"HWADDR_PRIx
, addr
);
1241 static uint64_t pnv_xive_ic_lsi_read(void *opaque
, hwaddr addr
, unsigned size
)
1243 PnvXive
*xive
= PNV_XIVE(opaque
);
1245 xive_error(xive
, "IC: LSI invalid read @%"HWADDR_PRIx
, addr
);
1249 static const MemoryRegionOps pnv_xive_ic_lsi_ops
= {
1250 .read
= pnv_xive_ic_lsi_read
,
1251 .write
= pnv_xive_ic_lsi_write
,
1252 .endianness
= DEVICE_BIG_ENDIAN
,
1254 .min_access_size
= 8,
1255 .max_access_size
= 8,
1258 .min_access_size
= 8,
1259 .max_access_size
= 8,
1264 * IC - Indirect TIMA MMIO handlers
1268 * When the TIMA is accessed from the indirect page, the thread id
1269 * (PIR) has to be configured in the IC registers before. This is used
1270 * for resets and for debug purpose also.
1272 static XiveTCTX
*pnv_xive_get_indirect_tctx(PnvXive
*xive
)
1274 uint64_t tctxt_indir
= xive
->regs
[PC_TCTXT_INDIR0
>> 3];
1275 PowerPCCPU
*cpu
= NULL
;
1278 if (!(tctxt_indir
& PC_TCTXT_INDIR_VALID
)) {
1279 xive_error(xive
, "IC: no indirect TIMA access in progress");
1283 pir
= GETFIELD(PC_TCTXT_INDIR_THRDID
, tctxt_indir
) & 0xff;
1284 cpu
= ppc_get_vcpu_by_pir(pir
);
1286 xive_error(xive
, "IC: invalid PIR %x for indirect access", pir
);
1290 /* Check that HW thread is XIVE enabled */
1291 if (!(xive
->regs
[PC_THREAD_EN_REG0
>> 3] & PPC_BIT(pir
& 0x3f))) {
1292 xive_error(xive
, "IC: CPU %x is not enabled", pir
);
1295 return XIVE_TCTX(pnv_cpu_state(cpu
)->intc
);
1298 static void xive_tm_indirect_write(void *opaque
, hwaddr offset
,
1299 uint64_t value
, unsigned size
)
1301 XiveTCTX
*tctx
= pnv_xive_get_indirect_tctx(PNV_XIVE(opaque
));
1303 xive_tctx_tm_write(tctx
, offset
, value
, size
);
1306 static uint64_t xive_tm_indirect_read(void *opaque
, hwaddr offset
,
1309 XiveTCTX
*tctx
= pnv_xive_get_indirect_tctx(PNV_XIVE(opaque
));
1311 return xive_tctx_tm_read(tctx
, offset
, size
);
1314 static const MemoryRegionOps xive_tm_indirect_ops
= {
1315 .read
= xive_tm_indirect_read
,
1316 .write
= xive_tm_indirect_write
,
1317 .endianness
= DEVICE_BIG_ENDIAN
,
1319 .min_access_size
= 1,
1320 .max_access_size
= 8,
1323 .min_access_size
= 1,
1324 .max_access_size
= 8,
1329 * Interrupt controller XSCOM region.
1331 static uint64_t pnv_xive_xscom_read(void *opaque
, hwaddr addr
, unsigned size
)
1333 switch (addr
>> 3) {
1334 case X_VC_EQC_CONFIG
:
1335 /* FIXME (skiboot): This is the only XSCOM load. Bizarre. */
1336 return VC_EQC_SYNC_MASK
;
1338 return pnv_xive_ic_reg_read(opaque
, addr
, size
);
1342 static void pnv_xive_xscom_write(void *opaque
, hwaddr addr
,
1343 uint64_t val
, unsigned size
)
1345 pnv_xive_ic_reg_write(opaque
, addr
, val
, size
);
1348 static const MemoryRegionOps pnv_xive_xscom_ops
= {
1349 .read
= pnv_xive_xscom_read
,
1350 .write
= pnv_xive_xscom_write
,
1351 .endianness
= DEVICE_BIG_ENDIAN
,
1353 .min_access_size
= 8,
1354 .max_access_size
= 8,
1357 .min_access_size
= 8,
1358 .max_access_size
= 8,
1363 * Virtualization Controller MMIO region containing the IPI and END ESB pages
1365 static uint64_t pnv_xive_vc_read(void *opaque
, hwaddr offset
,
1368 PnvXive
*xive
= PNV_XIVE(opaque
);
1369 uint64_t edt_index
= offset
>> pnv_xive_edt_shift(xive
);
1370 uint64_t edt_type
= 0;
1371 uint64_t edt_offset
;
1373 AddressSpace
*edt_as
= NULL
;
1376 if (edt_index
< XIVE_TABLE_EDT_MAX
) {
1377 edt_type
= GETFIELD(CQ_TDR_EDT_TYPE
, xive
->edt
[edt_index
]);
1381 case CQ_TDR_EDT_IPI
:
1382 edt_as
= &xive
->ipi_as
;
1385 edt_as
= &xive
->end_as
;
1388 xive_error(xive
, "VC: invalid EDT type for read @%"HWADDR_PRIx
, offset
);
1392 /* Remap the offset for the targeted address space */
1393 edt_offset
= pnv_xive_edt_offset(xive
, offset
, edt_type
);
1395 ret
= address_space_ldq(edt_as
, edt_offset
, MEMTXATTRS_UNSPECIFIED
,
1398 if (result
!= MEMTX_OK
) {
1399 xive_error(xive
, "VC: %s read failed at @0x%"HWADDR_PRIx
" -> @0x%"
1400 HWADDR_PRIx
, edt_type
== CQ_TDR_EDT_IPI
? "IPI" : "END",
1401 offset
, edt_offset
);
1408 static void pnv_xive_vc_write(void *opaque
, hwaddr offset
,
1409 uint64_t val
, unsigned size
)
1411 PnvXive
*xive
= PNV_XIVE(opaque
);
1412 uint64_t edt_index
= offset
>> pnv_xive_edt_shift(xive
);
1413 uint64_t edt_type
= 0;
1414 uint64_t edt_offset
;
1416 AddressSpace
*edt_as
= NULL
;
1418 if (edt_index
< XIVE_TABLE_EDT_MAX
) {
1419 edt_type
= GETFIELD(CQ_TDR_EDT_TYPE
, xive
->edt
[edt_index
]);
1423 case CQ_TDR_EDT_IPI
:
1424 edt_as
= &xive
->ipi_as
;
1427 edt_as
= &xive
->end_as
;
1430 xive_error(xive
, "VC: invalid EDT type for write @%"HWADDR_PRIx
,
1435 /* Remap the offset for the targeted address space */
1436 edt_offset
= pnv_xive_edt_offset(xive
, offset
, edt_type
);
1438 address_space_stq(edt_as
, edt_offset
, val
, MEMTXATTRS_UNSPECIFIED
, &result
);
1439 if (result
!= MEMTX_OK
) {
1440 xive_error(xive
, "VC: write failed at @0x%"HWADDR_PRIx
, edt_offset
);
1444 static const MemoryRegionOps pnv_xive_vc_ops
= {
1445 .read
= pnv_xive_vc_read
,
1446 .write
= pnv_xive_vc_write
,
1447 .endianness
= DEVICE_BIG_ENDIAN
,
1449 .min_access_size
= 8,
1450 .max_access_size
= 8,
1453 .min_access_size
= 8,
1454 .max_access_size
= 8,
1459 * Presenter Controller MMIO region. The Virtualization Controller
1460 * updates the IPB in the NVT table when required. Not modeled.
1462 static uint64_t pnv_xive_pc_read(void *opaque
, hwaddr addr
,
1465 PnvXive
*xive
= PNV_XIVE(opaque
);
1467 xive_error(xive
, "PC: invalid read @%"HWADDR_PRIx
, addr
);
1471 static void pnv_xive_pc_write(void *opaque
, hwaddr addr
,
1472 uint64_t value
, unsigned size
)
1474 PnvXive
*xive
= PNV_XIVE(opaque
);
1476 xive_error(xive
, "PC: invalid write to VC @%"HWADDR_PRIx
, addr
);
1479 static const MemoryRegionOps pnv_xive_pc_ops
= {
1480 .read
= pnv_xive_pc_read
,
1481 .write
= pnv_xive_pc_write
,
1482 .endianness
= DEVICE_BIG_ENDIAN
,
1484 .min_access_size
= 8,
1485 .max_access_size
= 8,
1488 .min_access_size
= 8,
1489 .max_access_size
= 8,
1493 void pnv_xive_pic_print_info(PnvXive
*xive
, Monitor
*mon
)
1495 XiveRouter
*xrtr
= XIVE_ROUTER(xive
);
1496 uint8_t blk
= xive
->chip
->chip_id
;
1497 uint32_t srcno0
= XIVE_SRCNO(blk
, 0);
1498 uint32_t nr_ipis
= pnv_xive_nr_ipis(xive
);
1499 uint32_t nr_ends
= pnv_xive_nr_ends(xive
);
1504 monitor_printf(mon
, "XIVE[%x] Source %08x .. %08x\n", blk
, srcno0
,
1505 srcno0
+ nr_ipis
- 1);
1506 xive_source_pic_print_info(&xive
->ipi_source
, srcno0
, mon
);
1508 monitor_printf(mon
, "XIVE[%x] EAT %08x .. %08x\n", blk
, srcno0
,
1509 srcno0
+ nr_ipis
- 1);
1510 for (i
= 0; i
< nr_ipis
; i
++) {
1511 if (xive_router_get_eas(xrtr
, blk
, i
, &eas
)) {
1514 if (!xive_eas_is_masked(&eas
)) {
1515 xive_eas_pic_print_info(&eas
, i
, mon
);
1519 monitor_printf(mon
, "XIVE[%x] ENDT %08x .. %08x\n", blk
, 0, nr_ends
- 1);
1520 for (i
= 0; i
< nr_ends
; i
++) {
1521 if (xive_router_get_end(xrtr
, blk
, i
, &end
)) {
1524 xive_end_pic_print_info(&end
, i
, mon
);
1528 static void pnv_xive_reset(void *dev
)
1530 PnvXive
*xive
= PNV_XIVE(dev
);
1531 XiveSource
*xsrc
= &xive
->ipi_source
;
1532 XiveENDSource
*end_xsrc
= &xive
->end_source
;
1535 * Use the PnvChip id to identify the XIVE interrupt controller.
1536 * It can be overriden by configuration at runtime.
1538 xive
->tctx_chipid
= xive
->chip
->chip_id
;
1540 /* Default page size (Should be changed at runtime to 64k) */
1541 xive
->ic_shift
= xive
->vc_shift
= xive
->pc_shift
= 12;
1543 /* Clear subregions */
1544 if (memory_region_is_mapped(&xsrc
->esb_mmio
)) {
1545 memory_region_del_subregion(&xive
->ipi_edt_mmio
, &xsrc
->esb_mmio
);
1548 if (memory_region_is_mapped(&xive
->ipi_edt_mmio
)) {
1549 memory_region_del_subregion(&xive
->ipi_mmio
, &xive
->ipi_edt_mmio
);
1552 if (memory_region_is_mapped(&end_xsrc
->esb_mmio
)) {
1553 memory_region_del_subregion(&xive
->end_edt_mmio
, &end_xsrc
->esb_mmio
);
1556 if (memory_region_is_mapped(&xive
->end_edt_mmio
)) {
1557 memory_region_del_subregion(&xive
->end_mmio
, &xive
->end_edt_mmio
);
1561 static void pnv_xive_init(Object
*obj
)
1563 PnvXive
*xive
= PNV_XIVE(obj
);
1565 object_initialize_child(obj
, "ipi_source", &xive
->ipi_source
,
1566 sizeof(xive
->ipi_source
), TYPE_XIVE_SOURCE
,
1567 &error_abort
, NULL
);
1568 object_initialize_child(obj
, "end_source", &xive
->end_source
,
1569 sizeof(xive
->end_source
), TYPE_XIVE_END_SOURCE
,
1570 &error_abort
, NULL
);
1574 * Maximum number of IRQs and ENDs supported by HW
1576 #define PNV_XIVE_NR_IRQS (PNV9_XIVE_VC_SIZE / (1ull << XIVE_ESB_64K_2PAGE))
1577 #define PNV_XIVE_NR_ENDS (PNV9_XIVE_VC_SIZE / (1ull << XIVE_ESB_64K_2PAGE))
1579 static void pnv_xive_realize(DeviceState
*dev
, Error
**errp
)
1581 PnvXive
*xive
= PNV_XIVE(dev
);
1582 XiveSource
*xsrc
= &xive
->ipi_source
;
1583 XiveENDSource
*end_xsrc
= &xive
->end_source
;
1584 Error
*local_err
= NULL
;
1587 obj
= object_property_get_link(OBJECT(dev
), "chip", &local_err
);
1589 error_propagate(errp
, local_err
);
1590 error_prepend(errp
, "required link 'chip' not found: ");
1594 /* The PnvChip id identifies the XIVE interrupt controller. */
1595 xive
->chip
= PNV_CHIP(obj
);
1598 * The XiveSource and XiveENDSource objects are realized with the
1599 * maximum allowed HW configuration. The ESB MMIO regions will be
1600 * resized dynamically when the controller is configured by the FW
1601 * to limit accesses to resources not provisioned.
1603 object_property_set_int(OBJECT(xsrc
), PNV_XIVE_NR_IRQS
, "nr-irqs",
1605 object_property_add_const_link(OBJECT(xsrc
), "xive", OBJECT(xive
),
1607 object_property_set_bool(OBJECT(xsrc
), true, "realized", &local_err
);
1609 error_propagate(errp
, local_err
);
1613 object_property_set_int(OBJECT(end_xsrc
), PNV_XIVE_NR_ENDS
, "nr-ends",
1615 object_property_add_const_link(OBJECT(end_xsrc
), "xive", OBJECT(xive
),
1617 object_property_set_bool(OBJECT(end_xsrc
), true, "realized", &local_err
);
1619 error_propagate(errp
, local_err
);
1623 /* Default page size. Generally changed at runtime to 64k */
1624 xive
->ic_shift
= xive
->vc_shift
= xive
->pc_shift
= 12;
1626 /* XSCOM region, used for initial configuration of the BARs */
1627 memory_region_init_io(&xive
->xscom_regs
, OBJECT(dev
), &pnv_xive_xscom_ops
,
1628 xive
, "xscom-xive", PNV9_XSCOM_XIVE_SIZE
<< 3);
1630 /* Interrupt controller MMIO regions */
1631 memory_region_init(&xive
->ic_mmio
, OBJECT(dev
), "xive-ic",
1634 memory_region_init_io(&xive
->ic_reg_mmio
, OBJECT(dev
), &pnv_xive_ic_reg_ops
,
1635 xive
, "xive-ic-reg", 1 << xive
->ic_shift
);
1636 memory_region_init_io(&xive
->ic_notify_mmio
, OBJECT(dev
),
1637 &pnv_xive_ic_notify_ops
,
1638 xive
, "xive-ic-notify", 1 << xive
->ic_shift
);
1640 /* The Pervasive LSI trigger and EOI pages (not modeled) */
1641 memory_region_init_io(&xive
->ic_lsi_mmio
, OBJECT(dev
), &pnv_xive_ic_lsi_ops
,
1642 xive
, "xive-ic-lsi", 2 << xive
->ic_shift
);
1644 /* Thread Interrupt Management Area (Indirect) */
1645 memory_region_init_io(&xive
->tm_indirect_mmio
, OBJECT(dev
),
1646 &xive_tm_indirect_ops
,
1647 xive
, "xive-tima-indirect", PNV9_XIVE_TM_SIZE
);
1649 * Overall Virtualization Controller MMIO region containing the
1650 * IPI ESB pages and END ESB pages. The layout is defined by the
1651 * EDT "Domain table" and the accesses are dispatched using
1652 * address spaces for each.
1654 memory_region_init_io(&xive
->vc_mmio
, OBJECT(xive
), &pnv_xive_vc_ops
, xive
,
1655 "xive-vc", PNV9_XIVE_VC_SIZE
);
1657 memory_region_init(&xive
->ipi_mmio
, OBJECT(xive
), "xive-vc-ipi",
1659 address_space_init(&xive
->ipi_as
, &xive
->ipi_mmio
, "xive-vc-ipi");
1660 memory_region_init(&xive
->end_mmio
, OBJECT(xive
), "xive-vc-end",
1662 address_space_init(&xive
->end_as
, &xive
->end_mmio
, "xive-vc-end");
1665 * The MMIO windows exposing the IPI ESBs and the END ESBs in the
1666 * VC region. Their size is configured by the FW in the EDT table.
1668 memory_region_init(&xive
->ipi_edt_mmio
, OBJECT(xive
), "xive-vc-ipi-edt", 0);
1669 memory_region_init(&xive
->end_edt_mmio
, OBJECT(xive
), "xive-vc-end-edt", 0);
1671 /* Presenter Controller MMIO region (not modeled) */
1672 memory_region_init_io(&xive
->pc_mmio
, OBJECT(xive
), &pnv_xive_pc_ops
, xive
,
1673 "xive-pc", PNV9_XIVE_PC_SIZE
);
1675 /* Thread Interrupt Management Area (Direct) */
1676 memory_region_init_io(&xive
->tm_mmio
, OBJECT(xive
), &xive_tm_ops
,
1677 xive
, "xive-tima", PNV9_XIVE_TM_SIZE
);
1679 qemu_register_reset(pnv_xive_reset
, dev
);
1682 static int pnv_xive_dt_xscom(PnvXScomInterface
*dev
, void *fdt
,
1685 const char compat
[] = "ibm,power9-xive-x";
1688 uint32_t lpc_pcba
= PNV9_XSCOM_XIVE_BASE
;
1690 cpu_to_be32(lpc_pcba
),
1691 cpu_to_be32(PNV9_XSCOM_XIVE_SIZE
)
1694 name
= g_strdup_printf("xive@%x", lpc_pcba
);
1695 offset
= fdt_add_subnode(fdt
, xscom_offset
, name
);
1699 _FDT((fdt_setprop(fdt
, offset
, "reg", reg
, sizeof(reg
))));
1700 _FDT((fdt_setprop(fdt
, offset
, "compatible", compat
,
1705 static Property pnv_xive_properties
[] = {
1706 DEFINE_PROP_UINT64("ic-bar", PnvXive
, ic_base
, 0),
1707 DEFINE_PROP_UINT64("vc-bar", PnvXive
, vc_base
, 0),
1708 DEFINE_PROP_UINT64("pc-bar", PnvXive
, pc_base
, 0),
1709 DEFINE_PROP_UINT64("tm-bar", PnvXive
, tm_base
, 0),
1710 DEFINE_PROP_END_OF_LIST(),
1713 static void pnv_xive_class_init(ObjectClass
*klass
, void *data
)
1715 DeviceClass
*dc
= DEVICE_CLASS(klass
);
1716 PnvXScomInterfaceClass
*xdc
= PNV_XSCOM_INTERFACE_CLASS(klass
);
1717 XiveRouterClass
*xrc
= XIVE_ROUTER_CLASS(klass
);
1718 XiveNotifierClass
*xnc
= XIVE_NOTIFIER_CLASS(klass
);
1720 xdc
->dt_xscom
= pnv_xive_dt_xscom
;
1722 dc
->desc
= "PowerNV XIVE Interrupt Controller";
1723 dc
->realize
= pnv_xive_realize
;
1724 dc
->props
= pnv_xive_properties
;
1726 xrc
->get_eas
= pnv_xive_get_eas
;
1727 xrc
->get_end
= pnv_xive_get_end
;
1728 xrc
->write_end
= pnv_xive_write_end
;
1729 xrc
->get_nvt
= pnv_xive_get_nvt
;
1730 xrc
->write_nvt
= pnv_xive_write_nvt
;
1731 xrc
->get_tctx
= pnv_xive_get_tctx
;
1733 xnc
->notify
= pnv_xive_notify
;
1736 static const TypeInfo pnv_xive_info
= {
1737 .name
= TYPE_PNV_XIVE
,
1738 .parent
= TYPE_XIVE_ROUTER
,
1739 .instance_init
= pnv_xive_init
,
1740 .instance_size
= sizeof(PnvXive
),
1741 .class_init
= pnv_xive_class_init
,
1742 .interfaces
= (InterfaceInfo
[]) {
1743 { TYPE_PNV_XSCOM_INTERFACE
},
1748 static void pnv_xive_register_types(void)
1750 type_register_static(&pnv_xive_info
);
1753 type_init(pnv_xive_register_types
)