2 * Allwinner A10 interrupt controller device emulation
4 * Copyright (C) 2013 Li Guang
5 * Written by Li Guang <lig.fnst@cn.fujitsu.com>
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
18 #include "qemu/osdep.h"
19 #include "hw/sysbus.h"
20 #include "sysemu/sysemu.h"
21 #include "hw/intc/allwinner-a10-pic.h"
24 static void aw_a10_pic_update(AwA10PICState
*s
)
27 int irq
= 0, fiq
= 0, zeroes
;
31 for (i
= 0; i
< AW_A10_PIC_REG_NUM
; i
++) {
32 irq
|= s
->irq_pending
[i
] & ~s
->mask
[i
];
33 fiq
|= s
->select
[i
] & s
->irq_pending
[i
] & ~s
->mask
[i
];
36 zeroes
= ctz32(s
->irq_pending
[i
] & ~s
->mask
[i
]);
38 s
->vector
= (i
* 32 + zeroes
) * 4;
43 qemu_set_irq(s
->parent_irq
, !!irq
);
44 qemu_set_irq(s
->parent_fiq
, !!fiq
);
47 static void aw_a10_pic_set_irq(void *opaque
, int irq
, int level
)
49 AwA10PICState
*s
= opaque
;
52 set_bit(irq
% 32, (void *)&s
->irq_pending
[irq
/ 32]);
54 clear_bit(irq
% 32, (void *)&s
->irq_pending
[irq
/ 32]);
59 static uint64_t aw_a10_pic_read(void *opaque
, hwaddr offset
, unsigned size
)
61 AwA10PICState
*s
= opaque
;
62 uint8_t index
= (offset
& 0xc) / 4;
65 case AW_A10_PIC_VECTOR
:
67 case AW_A10_PIC_BASE_ADDR
:
69 case AW_A10_PIC_PROTECT
:
73 case AW_A10_PIC_IRQ_PENDING
... AW_A10_PIC_IRQ_PENDING
+ 8:
74 return s
->irq_pending
[index
];
75 case AW_A10_PIC_FIQ_PENDING
... AW_A10_PIC_FIQ_PENDING
+ 8:
76 return s
->fiq_pending
[index
];
77 case AW_A10_PIC_SELECT
... AW_A10_PIC_SELECT
+ 8:
78 return s
->select
[index
];
79 case AW_A10_PIC_ENABLE
... AW_A10_PIC_ENABLE
+ 8:
80 return s
->enable
[index
];
81 case AW_A10_PIC_MASK
... AW_A10_PIC_MASK
+ 8:
82 return s
->mask
[index
];
84 qemu_log_mask(LOG_GUEST_ERROR
,
85 "%s: Bad offset 0x%x\n", __func__
, (int)offset
);
92 static void aw_a10_pic_write(void *opaque
, hwaddr offset
, uint64_t value
,
95 AwA10PICState
*s
= opaque
;
96 uint8_t index
= (offset
& 0xc) / 4;
99 case AW_A10_PIC_BASE_ADDR
:
100 s
->base_addr
= value
& ~0x3;
102 case AW_A10_PIC_PROTECT
:
108 case AW_A10_PIC_IRQ_PENDING
... AW_A10_PIC_IRQ_PENDING
+ 8:
110 * The register is read-only; nevertheless, Linux (including
111 * the version originally shipped by Allwinner) pretends to
112 * write to the register. Just ignore it.
115 case AW_A10_PIC_FIQ_PENDING
... AW_A10_PIC_FIQ_PENDING
+ 8:
116 s
->fiq_pending
[index
] &= ~value
;
118 case AW_A10_PIC_SELECT
... AW_A10_PIC_SELECT
+ 8:
119 s
->select
[index
] = value
;
121 case AW_A10_PIC_ENABLE
... AW_A10_PIC_ENABLE
+ 8:
122 s
->enable
[index
] = value
;
124 case AW_A10_PIC_MASK
... AW_A10_PIC_MASK
+ 8:
125 s
->mask
[index
] = value
;
128 qemu_log_mask(LOG_GUEST_ERROR
,
129 "%s: Bad offset 0x%x\n", __func__
, (int)offset
);
133 aw_a10_pic_update(s
);
136 static const MemoryRegionOps aw_a10_pic_ops
= {
137 .read
= aw_a10_pic_read
,
138 .write
= aw_a10_pic_write
,
139 .endianness
= DEVICE_NATIVE_ENDIAN
,
142 static const VMStateDescription vmstate_aw_a10_pic
= {
145 .minimum_version_id
= 1,
146 .fields
= (VMStateField
[]) {
147 VMSTATE_UINT32(vector
, AwA10PICState
),
148 VMSTATE_UINT32(base_addr
, AwA10PICState
),
149 VMSTATE_UINT32(protect
, AwA10PICState
),
150 VMSTATE_UINT32(nmi
, AwA10PICState
),
151 VMSTATE_UINT32_ARRAY(irq_pending
, AwA10PICState
, AW_A10_PIC_REG_NUM
),
152 VMSTATE_UINT32_ARRAY(fiq_pending
, AwA10PICState
, AW_A10_PIC_REG_NUM
),
153 VMSTATE_UINT32_ARRAY(enable
, AwA10PICState
, AW_A10_PIC_REG_NUM
),
154 VMSTATE_UINT32_ARRAY(select
, AwA10PICState
, AW_A10_PIC_REG_NUM
),
155 VMSTATE_UINT32_ARRAY(mask
, AwA10PICState
, AW_A10_PIC_REG_NUM
),
156 VMSTATE_END_OF_LIST()
160 static void aw_a10_pic_init(Object
*obj
)
162 AwA10PICState
*s
= AW_A10_PIC(obj
);
163 SysBusDevice
*dev
= SYS_BUS_DEVICE(obj
);
165 qdev_init_gpio_in(DEVICE(dev
), aw_a10_pic_set_irq
, AW_A10_PIC_INT_NR
);
166 sysbus_init_irq(dev
, &s
->parent_irq
);
167 sysbus_init_irq(dev
, &s
->parent_fiq
);
168 memory_region_init_io(&s
->iomem
, OBJECT(s
), &aw_a10_pic_ops
, s
,
169 TYPE_AW_A10_PIC
, 0x400);
170 sysbus_init_mmio(dev
, &s
->iomem
);
173 static void aw_a10_pic_reset(DeviceState
*d
)
175 AwA10PICState
*s
= AW_A10_PIC(d
);
182 for (i
= 0; i
< AW_A10_PIC_REG_NUM
; i
++) {
183 s
->irq_pending
[i
] = 0;
184 s
->fiq_pending
[i
] = 0;
191 static void aw_a10_pic_class_init(ObjectClass
*klass
, void *data
)
193 DeviceClass
*dc
= DEVICE_CLASS(klass
);
195 dc
->reset
= aw_a10_pic_reset
;
196 dc
->desc
= "allwinner a10 pic";
197 dc
->vmsd
= &vmstate_aw_a10_pic
;
200 static const TypeInfo aw_a10_pic_info
= {
201 .name
= TYPE_AW_A10_PIC
,
202 .parent
= TYPE_SYS_BUS_DEVICE
,
203 .instance_size
= sizeof(AwA10PICState
),
204 .instance_init
= aw_a10_pic_init
,
205 .class_init
= aw_a10_pic_class_init
,
208 static void aw_a10_register_types(void)
210 type_register_static(&aw_a10_pic_info
);
213 type_init(aw_a10_register_types
);