2 * ColdFire Interrupt Controller emulation.
4 * Copyright (c) 2007 CodeSourcery.
6 * This code is licensed under the GPL
9 #include "qemu/osdep.h"
10 #include "qapi/error.h"
11 #include "qemu/module.h"
16 #include "hw/sysbus.h"
17 #include "hw/m68k/mcf.h"
18 #include "qom/object.h"
20 #define TYPE_MCF_INTC "mcf-intc"
21 OBJECT_DECLARE_SIMPLE_TYPE(mcf_intc_state
, MCF_INTC
)
23 struct mcf_intc_state
{
24 SysBusDevice parent_obj
;
36 static void mcf_intc_update(mcf_intc_state
*s
)
43 active
= (s
->ipr
| s
->ifr
) & s
->enabled
& ~s
->imr
;
47 for (i
= 0; i
< 64; i
++) {
48 if ((active
& 1) != 0 && s
->icr
[i
] >= best_level
) {
49 best_level
= s
->icr
[i
];
55 s
->active_vector
= ((best
== 64) ? 24 : (best
+ 64));
56 m68k_set_irq_level(s
->cpu
, best_level
, s
->active_vector
);
59 static uint64_t mcf_intc_read(void *opaque
, hwaddr addr
,
63 mcf_intc_state
*s
= (mcf_intc_state
*)opaque
;
65 if (offset
>= 0x40 && offset
< 0x80) {
66 return s
->icr
[offset
- 0x40];
70 return (uint32_t)(s
->ipr
>> 32);
72 return (uint32_t)s
->ipr
;
74 return (uint32_t)(s
->imr
>> 32);
76 return (uint32_t)s
->imr
;
78 return (uint32_t)(s
->ifr
>> 32);
80 return (uint32_t)s
->ifr
;
81 case 0xe0: /* SWIACK. */
82 return s
->active_vector
;
83 case 0xe1: case 0xe2: case 0xe3: case 0xe4:
84 case 0xe5: case 0xe6: case 0xe7:
86 qemu_log_mask(LOG_UNIMP
, "%s: LnIACK not implemented (offset 0x%02x)\n",
94 static void mcf_intc_write(void *opaque
, hwaddr addr
,
95 uint64_t val
, unsigned size
)
98 mcf_intc_state
*s
= (mcf_intc_state
*)opaque
;
100 if (offset
>= 0x40 && offset
< 0x80) {
101 int n
= offset
- 0x40;
104 s
->enabled
&= ~(1ull << n
);
106 s
->enabled
|= (1ull << n
);
111 case 0x00: case 0x04:
112 /* Ignore IPR writes. */
115 s
->imr
= (s
->imr
& 0xffffffff) | ((uint64_t)val
<< 32);
118 s
->imr
= (s
->imr
& 0xffffffff00000000ull
) | (uint32_t)val
;
124 s
->imr
|= (0x1ull
<< (val
& 0x3f));
131 s
->imr
&= ~(0x1ull
<< (val
& 0x3f));
135 qemu_log_mask(LOG_GUEST_ERROR
, "%s: Bad offset 0x%02x\n",
142 static void mcf_intc_set_irq(void *opaque
, int irq
, int level
)
144 mcf_intc_state
*s
= (mcf_intc_state
*)opaque
;
148 s
->ipr
|= 1ull << irq
;
150 s
->ipr
&= ~(1ull << irq
);
154 static void mcf_intc_reset(DeviceState
*dev
)
156 mcf_intc_state
*s
= MCF_INTC(dev
);
162 memset(s
->icr
, 0, 64);
163 s
->active_vector
= 24;
166 static const MemoryRegionOps mcf_intc_ops
= {
167 .read
= mcf_intc_read
,
168 .write
= mcf_intc_write
,
169 .endianness
= DEVICE_NATIVE_ENDIAN
,
172 static void mcf_intc_instance_init(Object
*obj
)
174 mcf_intc_state
*s
= MCF_INTC(obj
);
176 memory_region_init_io(&s
->iomem
, obj
, &mcf_intc_ops
, s
, "mcf", 0x100);
179 static void mcf_intc_class_init(ObjectClass
*oc
, void *data
)
181 DeviceClass
*dc
= DEVICE_CLASS(oc
);
183 set_bit(DEVICE_CATEGORY_MISC
, dc
->categories
);
184 dc
->reset
= mcf_intc_reset
;
187 static const TypeInfo mcf_intc_gate_info
= {
188 .name
= TYPE_MCF_INTC
,
189 .parent
= TYPE_SYS_BUS_DEVICE
,
190 .instance_size
= sizeof(mcf_intc_state
),
191 .instance_init
= mcf_intc_instance_init
,
192 .class_init
= mcf_intc_class_init
,
195 static void mcf_intc_register_types(void)
197 type_register_static(&mcf_intc_gate_info
);
200 type_init(mcf_intc_register_types
)
202 qemu_irq
*mcf_intc_init(MemoryRegion
*sysmem
,
209 dev
= qdev_new(TYPE_MCF_INTC
);
210 sysbus_realize_and_unref(SYS_BUS_DEVICE(dev
), &error_fatal
);
215 memory_region_add_subregion(sysmem
, base
, &s
->iomem
);
217 return qemu_allocate_irqs(mcf_intc_set_irq
, s
, 64);