ppc/xics: Add xics to the monitor "info pic" command
[qemu/kevin.git] / target-sparc / cpu.h
blob646a1035137ec4707a8590c73cd58dcc80efc64e
1 #ifndef SPARC_CPU_H
2 #define SPARC_CPU_H
4 #include "qemu-common.h"
5 #include "qemu/bswap.h"
6 #include "cpu-qom.h"
8 #define ALIGNED_ONLY
10 #if !defined(TARGET_SPARC64)
11 #define TARGET_LONG_BITS 32
12 #define TARGET_DPREGS 16
13 #define TARGET_PAGE_BITS 12 /* 4k */
14 #define TARGET_PHYS_ADDR_SPACE_BITS 36
15 #define TARGET_VIRT_ADDR_SPACE_BITS 32
16 #else
17 #define TARGET_LONG_BITS 64
18 #define TARGET_DPREGS 32
19 #define TARGET_PAGE_BITS 13 /* 8k */
20 #define TARGET_PHYS_ADDR_SPACE_BITS 41
21 # ifdef TARGET_ABI32
22 # define TARGET_VIRT_ADDR_SPACE_BITS 32
23 # else
24 # define TARGET_VIRT_ADDR_SPACE_BITS 44
25 # endif
26 #endif
28 #define CPUArchState struct CPUSPARCState
30 #include "exec/cpu-defs.h"
32 #include "fpu/softfloat.h"
34 /*#define EXCP_INTERRUPT 0x100*/
36 /* trap definitions */
37 #ifndef TARGET_SPARC64
38 #define TT_TFAULT 0x01
39 #define TT_ILL_INSN 0x02
40 #define TT_PRIV_INSN 0x03
41 #define TT_NFPU_INSN 0x04
42 #define TT_WIN_OVF 0x05
43 #define TT_WIN_UNF 0x06
44 #define TT_UNALIGNED 0x07
45 #define TT_FP_EXCP 0x08
46 #define TT_DFAULT 0x09
47 #define TT_TOVF 0x0a
48 #define TT_EXTINT 0x10
49 #define TT_CODE_ACCESS 0x21
50 #define TT_UNIMP_FLUSH 0x25
51 #define TT_DATA_ACCESS 0x29
52 #define TT_DIV_ZERO 0x2a
53 #define TT_NCP_INSN 0x24
54 #define TT_TRAP 0x80
55 #else
56 #define TT_POWER_ON_RESET 0x01
57 #define TT_TFAULT 0x08
58 #define TT_CODE_ACCESS 0x0a
59 #define TT_ILL_INSN 0x10
60 #define TT_UNIMP_FLUSH TT_ILL_INSN
61 #define TT_PRIV_INSN 0x11
62 #define TT_NFPU_INSN 0x20
63 #define TT_FP_EXCP 0x21
64 #define TT_TOVF 0x23
65 #define TT_CLRWIN 0x24
66 #define TT_DIV_ZERO 0x28
67 #define TT_DFAULT 0x30
68 #define TT_DATA_ACCESS 0x32
69 #define TT_UNALIGNED 0x34
70 #define TT_PRIV_ACT 0x37
71 #define TT_EXTINT 0x40
72 #define TT_IVEC 0x60
73 #define TT_TMISS 0x64
74 #define TT_DMISS 0x68
75 #define TT_DPROT 0x6c
76 #define TT_SPILL 0x80
77 #define TT_FILL 0xc0
78 #define TT_WOTHER (1 << 5)
79 #define TT_TRAP 0x100
80 #endif
82 #define PSR_NEG_SHIFT 23
83 #define PSR_NEG (1 << PSR_NEG_SHIFT)
84 #define PSR_ZERO_SHIFT 22
85 #define PSR_ZERO (1 << PSR_ZERO_SHIFT)
86 #define PSR_OVF_SHIFT 21
87 #define PSR_OVF (1 << PSR_OVF_SHIFT)
88 #define PSR_CARRY_SHIFT 20
89 #define PSR_CARRY (1 << PSR_CARRY_SHIFT)
90 #define PSR_ICC (PSR_NEG|PSR_ZERO|PSR_OVF|PSR_CARRY)
91 #if !defined(TARGET_SPARC64)
92 #define PSR_EF (1<<12)
93 #define PSR_PIL 0xf00
94 #define PSR_S (1<<7)
95 #define PSR_PS (1<<6)
96 #define PSR_ET (1<<5)
97 #define PSR_CWP 0x1f
98 #endif
100 #define CC_SRC (env->cc_src)
101 #define CC_SRC2 (env->cc_src2)
102 #define CC_DST (env->cc_dst)
103 #define CC_OP (env->cc_op)
105 /* Even though lazy evaluation of CPU condition codes tends to be less
106 * important on RISC systems where condition codes are only updated
107 * when explicitly requested, SPARC uses it to update 32-bit and 64-bit
108 * condition codes.
110 enum {
111 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
112 CC_OP_FLAGS, /* all cc are back in status register */
113 CC_OP_DIV, /* modify N, Z and V, C = 0*/
114 CC_OP_ADD, /* modify all flags, CC_DST = res, CC_SRC = src1 */
115 CC_OP_ADDX, /* modify all flags, CC_DST = res, CC_SRC = src1 */
116 CC_OP_TADD, /* modify all flags, CC_DST = res, CC_SRC = src1 */
117 CC_OP_TADDTV, /* modify all flags except V, CC_DST = res, CC_SRC = src1 */
118 CC_OP_SUB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
119 CC_OP_SUBX, /* modify all flags, CC_DST = res, CC_SRC = src1 */
120 CC_OP_TSUB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
121 CC_OP_TSUBTV, /* modify all flags except V, CC_DST = res, CC_SRC = src1 */
122 CC_OP_LOGIC, /* modify N and Z, C = V = 0, CC_DST = res */
123 CC_OP_NB,
126 /* Trap base register */
127 #define TBR_BASE_MASK 0xfffff000
129 #if defined(TARGET_SPARC64)
130 #define PS_TCT (1<<12) /* UA2007, impl.dep. trap on control transfer */
131 #define PS_IG (1<<11) /* v9, zero on UA2007 */
132 #define PS_MG (1<<10) /* v9, zero on UA2007 */
133 #define PS_CLE (1<<9) /* UA2007 */
134 #define PS_TLE (1<<8) /* UA2007 */
135 #define PS_RMO (1<<7)
136 #define PS_RED (1<<5) /* v9, zero on UA2007 */
137 #define PS_PEF (1<<4) /* enable fpu */
138 #define PS_AM (1<<3) /* address mask */
139 #define PS_PRIV (1<<2)
140 #define PS_IE (1<<1)
141 #define PS_AG (1<<0) /* v9, zero on UA2007 */
143 #define FPRS_FEF (1<<2)
145 #define HS_PRIV (1<<2)
146 #endif
148 /* Fcc */
149 #define FSR_RD1 (1ULL << 31)
150 #define FSR_RD0 (1ULL << 30)
151 #define FSR_RD_MASK (FSR_RD1 | FSR_RD0)
152 #define FSR_RD_NEAREST 0
153 #define FSR_RD_ZERO FSR_RD0
154 #define FSR_RD_POS FSR_RD1
155 #define FSR_RD_NEG (FSR_RD1 | FSR_RD0)
157 #define FSR_NVM (1ULL << 27)
158 #define FSR_OFM (1ULL << 26)
159 #define FSR_UFM (1ULL << 25)
160 #define FSR_DZM (1ULL << 24)
161 #define FSR_NXM (1ULL << 23)
162 #define FSR_TEM_MASK (FSR_NVM | FSR_OFM | FSR_UFM | FSR_DZM | FSR_NXM)
164 #define FSR_NVA (1ULL << 9)
165 #define FSR_OFA (1ULL << 8)
166 #define FSR_UFA (1ULL << 7)
167 #define FSR_DZA (1ULL << 6)
168 #define FSR_NXA (1ULL << 5)
169 #define FSR_AEXC_MASK (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
171 #define FSR_NVC (1ULL << 4)
172 #define FSR_OFC (1ULL << 3)
173 #define FSR_UFC (1ULL << 2)
174 #define FSR_DZC (1ULL << 1)
175 #define FSR_NXC (1ULL << 0)
176 #define FSR_CEXC_MASK (FSR_NVC | FSR_OFC | FSR_UFC | FSR_DZC | FSR_NXC)
178 #define FSR_FTT2 (1ULL << 16)
179 #define FSR_FTT1 (1ULL << 15)
180 #define FSR_FTT0 (1ULL << 14)
181 //gcc warns about constant overflow for ~FSR_FTT_MASK
182 //#define FSR_FTT_MASK (FSR_FTT2 | FSR_FTT1 | FSR_FTT0)
183 #ifdef TARGET_SPARC64
184 #define FSR_FTT_NMASK 0xfffffffffffe3fffULL
185 #define FSR_FTT_CEXC_NMASK 0xfffffffffffe3fe0ULL
186 #define FSR_LDFSR_OLDMASK 0x0000003f000fc000ULL
187 #define FSR_LDXFSR_MASK 0x0000003fcfc00fffULL
188 #define FSR_LDXFSR_OLDMASK 0x00000000000fc000ULL
189 #else
190 #define FSR_FTT_NMASK 0xfffe3fffULL
191 #define FSR_FTT_CEXC_NMASK 0xfffe3fe0ULL
192 #define FSR_LDFSR_OLDMASK 0x000fc000ULL
193 #endif
194 #define FSR_LDFSR_MASK 0xcfc00fffULL
195 #define FSR_FTT_IEEE_EXCP (1ULL << 14)
196 #define FSR_FTT_UNIMPFPOP (3ULL << 14)
197 #define FSR_FTT_SEQ_ERROR (4ULL << 14)
198 #define FSR_FTT_INVAL_FPR (6ULL << 14)
200 #define FSR_FCC1_SHIFT 11
201 #define FSR_FCC1 (1ULL << FSR_FCC1_SHIFT)
202 #define FSR_FCC0_SHIFT 10
203 #define FSR_FCC0 (1ULL << FSR_FCC0_SHIFT)
205 /* MMU */
206 #define MMU_E (1<<0)
207 #define MMU_NF (1<<1)
209 #define PTE_ENTRYTYPE_MASK 3
210 #define PTE_ACCESS_MASK 0x1c
211 #define PTE_ACCESS_SHIFT 2
212 #define PTE_PPN_SHIFT 7
213 #define PTE_ADDR_MASK 0xffffff00
215 #define PG_ACCESSED_BIT 5
216 #define PG_MODIFIED_BIT 6
217 #define PG_CACHE_BIT 7
219 #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
220 #define PG_MODIFIED_MASK (1 << PG_MODIFIED_BIT)
221 #define PG_CACHE_MASK (1 << PG_CACHE_BIT)
223 /* 3 <= NWINDOWS <= 32. */
224 #define MIN_NWINDOWS 3
225 #define MAX_NWINDOWS 32
227 #if !defined(TARGET_SPARC64)
228 #define NB_MMU_MODES 2
229 #else
230 #define NB_MMU_MODES 6
231 typedef struct trap_state {
232 uint64_t tpc;
233 uint64_t tnpc;
234 uint64_t tstate;
235 uint32_t tt;
236 } trap_state;
237 #endif
238 #define TARGET_INSN_START_EXTRA_WORDS 1
240 typedef struct sparc_def_t {
241 const char *name;
242 target_ulong iu_version;
243 uint32_t fpu_version;
244 uint32_t mmu_version;
245 uint32_t mmu_bm;
246 uint32_t mmu_ctpr_mask;
247 uint32_t mmu_cxr_mask;
248 uint32_t mmu_sfsr_mask;
249 uint32_t mmu_trcr_mask;
250 uint32_t mxcc_version;
251 uint32_t features;
252 uint32_t nwindows;
253 uint32_t maxtl;
254 } sparc_def_t;
256 #define CPU_FEATURE_FLOAT (1 << 0)
257 #define CPU_FEATURE_FLOAT128 (1 << 1)
258 #define CPU_FEATURE_SWAP (1 << 2)
259 #define CPU_FEATURE_MUL (1 << 3)
260 #define CPU_FEATURE_DIV (1 << 4)
261 #define CPU_FEATURE_FLUSH (1 << 5)
262 #define CPU_FEATURE_FSQRT (1 << 6)
263 #define CPU_FEATURE_FMUL (1 << 7)
264 #define CPU_FEATURE_VIS1 (1 << 8)
265 #define CPU_FEATURE_VIS2 (1 << 9)
266 #define CPU_FEATURE_FSMULD (1 << 10)
267 #define CPU_FEATURE_HYPV (1 << 11)
268 #define CPU_FEATURE_CMT (1 << 12)
269 #define CPU_FEATURE_GL (1 << 13)
270 #define CPU_FEATURE_TA0_SHUTDOWN (1 << 14) /* Shutdown on "ta 0x0" */
271 #define CPU_FEATURE_ASR17 (1 << 15)
272 #define CPU_FEATURE_CACHE_CTRL (1 << 16)
273 #define CPU_FEATURE_POWERDOWN (1 << 17)
274 #define CPU_FEATURE_CASA (1 << 18)
276 #ifndef TARGET_SPARC64
277 #define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | \
278 CPU_FEATURE_MUL | CPU_FEATURE_DIV | \
279 CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
280 CPU_FEATURE_FMUL | CPU_FEATURE_FSMULD)
281 #else
282 #define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | \
283 CPU_FEATURE_MUL | CPU_FEATURE_DIV | \
284 CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
285 CPU_FEATURE_FMUL | CPU_FEATURE_VIS1 | \
286 CPU_FEATURE_VIS2 | CPU_FEATURE_FSMULD | \
287 CPU_FEATURE_CASA)
288 enum {
289 mmu_us_12, // Ultrasparc < III (64 entry TLB)
290 mmu_us_3, // Ultrasparc III (512 entry TLB)
291 mmu_us_4, // Ultrasparc IV (several TLBs, 32 and 256MB pages)
292 mmu_sun4v, // T1, T2
294 #endif
296 #define TTE_VALID_BIT (1ULL << 63)
297 #define TTE_NFO_BIT (1ULL << 60)
298 #define TTE_USED_BIT (1ULL << 41)
299 #define TTE_LOCKED_BIT (1ULL << 6)
300 #define TTE_SIDEEFFECT_BIT (1ULL << 3)
301 #define TTE_PRIV_BIT (1ULL << 2)
302 #define TTE_W_OK_BIT (1ULL << 1)
303 #define TTE_GLOBAL_BIT (1ULL << 0)
305 #define TTE_IS_VALID(tte) ((tte) & TTE_VALID_BIT)
306 #define TTE_IS_NFO(tte) ((tte) & TTE_NFO_BIT)
307 #define TTE_IS_USED(tte) ((tte) & TTE_USED_BIT)
308 #define TTE_IS_LOCKED(tte) ((tte) & TTE_LOCKED_BIT)
309 #define TTE_IS_SIDEEFFECT(tte) ((tte) & TTE_SIDEEFFECT_BIT)
310 #define TTE_IS_PRIV(tte) ((tte) & TTE_PRIV_BIT)
311 #define TTE_IS_W_OK(tte) ((tte) & TTE_W_OK_BIT)
312 #define TTE_IS_GLOBAL(tte) ((tte) & TTE_GLOBAL_BIT)
314 #define TTE_SET_USED(tte) ((tte) |= TTE_USED_BIT)
315 #define TTE_SET_UNUSED(tte) ((tte) &= ~TTE_USED_BIT)
317 #define TTE_PGSIZE(tte) (((tte) >> 61) & 3ULL)
318 #define TTE_PA(tte) ((tte) & 0x1ffffffe000ULL)
320 #define SFSR_NF_BIT (1ULL << 24) /* JPS1 NoFault */
321 #define SFSR_TM_BIT (1ULL << 15) /* JPS1 TLB Miss */
322 #define SFSR_FT_VA_IMMU_BIT (1ULL << 13) /* USIIi VA out of range (IMMU) */
323 #define SFSR_FT_VA_DMMU_BIT (1ULL << 12) /* USIIi VA out of range (DMMU) */
324 #define SFSR_FT_NFO_BIT (1ULL << 11) /* NFO page access */
325 #define SFSR_FT_ILL_BIT (1ULL << 10) /* illegal LDA/STA ASI */
326 #define SFSR_FT_ATOMIC_BIT (1ULL << 9) /* atomic op on noncacheable area */
327 #define SFSR_FT_NF_E_BIT (1ULL << 8) /* NF access on side effect area */
328 #define SFSR_FT_PRIV_BIT (1ULL << 7) /* privilege violation */
329 #define SFSR_PR_BIT (1ULL << 3) /* privilege mode */
330 #define SFSR_WRITE_BIT (1ULL << 2) /* write access mode */
331 #define SFSR_OW_BIT (1ULL << 1) /* status overwritten */
332 #define SFSR_VALID_BIT (1ULL << 0) /* status valid */
334 #define SFSR_ASI_SHIFT 16 /* 23:16 ASI value */
335 #define SFSR_ASI_MASK (0xffULL << SFSR_ASI_SHIFT)
336 #define SFSR_CT_PRIMARY (0ULL << 4) /* 5:4 context type */
337 #define SFSR_CT_SECONDARY (1ULL << 4)
338 #define SFSR_CT_NUCLEUS (2ULL << 4)
339 #define SFSR_CT_NOTRANS (3ULL << 4)
340 #define SFSR_CT_MASK (3ULL << 4)
342 /* Leon3 cache control */
344 /* Cache control: emulate the behavior of cache control registers but without
345 any effect on the emulated */
347 #define CACHE_STATE_MASK 0x3
348 #define CACHE_DISABLED 0x0
349 #define CACHE_FROZEN 0x1
350 #define CACHE_ENABLED 0x3
352 /* Cache Control register fields */
354 #define CACHE_CTRL_IF (1 << 4) /* Instruction Cache Freeze on Interrupt */
355 #define CACHE_CTRL_DF (1 << 5) /* Data Cache Freeze on Interrupt */
356 #define CACHE_CTRL_DP (1 << 14) /* Data cache flush pending */
357 #define CACHE_CTRL_IP (1 << 15) /* Instruction cache flush pending */
358 #define CACHE_CTRL_IB (1 << 16) /* Instruction burst fetch */
359 #define CACHE_CTRL_FI (1 << 21) /* Flush Instruction cache (Write only) */
360 #define CACHE_CTRL_FD (1 << 22) /* Flush Data cache (Write only) */
361 #define CACHE_CTRL_DS (1 << 23) /* Data cache snoop enable */
363 typedef struct SparcTLBEntry {
364 uint64_t tag;
365 uint64_t tte;
366 } SparcTLBEntry;
368 struct CPUTimer
370 const char *name;
371 uint32_t frequency;
372 uint32_t disabled;
373 uint64_t disabled_mask;
374 uint32_t npt;
375 uint64_t npt_mask;
376 int64_t clock_offset;
377 QEMUTimer *qtimer;
380 typedef struct CPUTimer CPUTimer;
382 typedef struct CPUSPARCState CPUSPARCState;
384 struct CPUSPARCState {
385 target_ulong gregs[8]; /* general registers */
386 target_ulong *regwptr; /* pointer to current register window */
387 target_ulong pc; /* program counter */
388 target_ulong npc; /* next program counter */
389 target_ulong y; /* multiply/divide register */
391 /* emulator internal flags handling */
392 target_ulong cc_src, cc_src2;
393 target_ulong cc_dst;
394 uint32_t cc_op;
396 target_ulong cond; /* conditional branch result (XXX: save it in a
397 temporary register when possible) */
399 uint32_t psr; /* processor state register */
400 target_ulong fsr; /* FPU state register */
401 CPU_DoubleU fpr[TARGET_DPREGS]; /* floating point registers */
402 uint32_t cwp; /* index of current register window (extracted
403 from PSR) */
404 #if !defined(TARGET_SPARC64) || defined(TARGET_ABI32)
405 uint32_t wim; /* window invalid mask */
406 #endif
407 target_ulong tbr; /* trap base register */
408 #if !defined(TARGET_SPARC64)
409 int psrs; /* supervisor mode (extracted from PSR) */
410 int psrps; /* previous supervisor mode */
411 int psret; /* enable traps */
412 #endif
413 uint32_t psrpil; /* interrupt blocking level */
414 uint32_t pil_in; /* incoming interrupt level bitmap */
415 #if !defined(TARGET_SPARC64)
416 int psref; /* enable fpu */
417 #endif
418 int interrupt_index;
419 /* NOTE: we allow 8 more registers to handle wrapping */
420 target_ulong regbase[MAX_NWINDOWS * 16 + 8];
422 CPU_COMMON
424 /* Fields from here on are preserved across CPU reset. */
425 target_ulong version;
426 uint32_t nwindows;
428 /* MMU regs */
429 #if defined(TARGET_SPARC64)
430 uint64_t lsu;
431 #define DMMU_E 0x8
432 #define IMMU_E 0x4
433 //typedef struct SparcMMU
434 union {
435 uint64_t immuregs[16];
436 struct {
437 uint64_t tsb_tag_target;
438 uint64_t unused_mmu_primary_context; // use DMMU
439 uint64_t unused_mmu_secondary_context; // use DMMU
440 uint64_t sfsr;
441 uint64_t sfar;
442 uint64_t tsb;
443 uint64_t tag_access;
444 } immu;
446 union {
447 uint64_t dmmuregs[16];
448 struct {
449 uint64_t tsb_tag_target;
450 uint64_t mmu_primary_context;
451 uint64_t mmu_secondary_context;
452 uint64_t sfsr;
453 uint64_t sfar;
454 uint64_t tsb;
455 uint64_t tag_access;
456 } dmmu;
458 SparcTLBEntry itlb[64];
459 SparcTLBEntry dtlb[64];
460 uint32_t mmu_version;
461 #else
462 uint32_t mmuregs[32];
463 uint64_t mxccdata[4];
464 uint64_t mxccregs[8];
465 uint32_t mmubpctrv, mmubpctrc, mmubpctrs;
466 uint64_t mmubpaction;
467 uint64_t mmubpregs[4];
468 uint64_t prom_addr;
469 #endif
470 /* temporary float registers */
471 float128 qt0, qt1;
472 float_status fp_status;
473 #if defined(TARGET_SPARC64)
474 #define MAXTL_MAX 8
475 #define MAXTL_MASK (MAXTL_MAX - 1)
476 trap_state ts[MAXTL_MAX];
477 uint32_t xcc; /* Extended integer condition codes */
478 uint32_t asi;
479 uint32_t pstate;
480 uint32_t tl;
481 uint32_t maxtl;
482 uint32_t cansave, canrestore, otherwin, wstate, cleanwin;
483 uint64_t agregs[8]; /* alternate general registers */
484 uint64_t bgregs[8]; /* backup for normal global registers */
485 uint64_t igregs[8]; /* interrupt general registers */
486 uint64_t mgregs[8]; /* mmu general registers */
487 uint64_t fprs;
488 uint64_t tick_cmpr, stick_cmpr;
489 CPUTimer *tick, *stick;
490 #define TICK_NPT_MASK 0x8000000000000000ULL
491 #define TICK_INT_DIS 0x8000000000000000ULL
492 uint64_t gsr;
493 uint32_t gl; // UA2005
494 /* UA 2005 hyperprivileged registers */
495 uint64_t hpstate, htstate[MAXTL_MAX], hintp, htba, hver, hstick_cmpr, ssr;
496 CPUTimer *hstick; // UA 2005
497 /* Interrupt vector registers */
498 uint64_t ivec_status;
499 uint64_t ivec_data[3];
500 uint32_t softint;
501 #define SOFTINT_TIMER 1
502 #define SOFTINT_STIMER (1 << 16)
503 #define SOFTINT_INTRMASK (0xFFFE)
504 #define SOFTINT_REG_MASK (SOFTINT_STIMER|SOFTINT_INTRMASK|SOFTINT_TIMER)
505 #endif
506 sparc_def_t *def;
508 void *irq_manager;
509 void (*qemu_irq_ack)(CPUSPARCState *env, void *irq_manager, int intno);
511 /* Leon3 cache control */
512 uint32_t cache_control;
516 * SPARCCPU:
517 * @env: #CPUSPARCState
519 * A SPARC CPU.
521 struct SPARCCPU {
522 /*< private >*/
523 CPUState parent_obj;
524 /*< public >*/
526 CPUSPARCState env;
529 static inline SPARCCPU *sparc_env_get_cpu(CPUSPARCState *env)
531 return container_of(env, SPARCCPU, env);
534 #define ENV_GET_CPU(e) CPU(sparc_env_get_cpu(e))
536 #define ENV_OFFSET offsetof(SPARCCPU, env)
538 #ifndef CONFIG_USER_ONLY
539 extern const struct VMStateDescription vmstate_sparc_cpu;
540 #endif
542 void sparc_cpu_do_interrupt(CPUState *cpu);
543 void sparc_cpu_dump_state(CPUState *cpu, FILE *f,
544 fprintf_function cpu_fprintf, int flags);
545 hwaddr sparc_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
546 int sparc_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
547 int sparc_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
548 void QEMU_NORETURN sparc_cpu_do_unaligned_access(CPUState *cpu, vaddr addr,
549 MMUAccessType access_type,
550 int mmu_idx,
551 uintptr_t retaddr);
553 #ifndef NO_CPU_IO_DEFS
554 /* cpu_init.c */
555 SPARCCPU *cpu_sparc_init(const char *cpu_model);
556 void cpu_sparc_set_id(CPUSPARCState *env, unsigned int cpu);
557 void sparc_cpu_list(FILE *f, fprintf_function cpu_fprintf);
558 /* mmu_helper.c */
559 int sparc_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int rw,
560 int mmu_idx);
561 target_ulong mmu_probe(CPUSPARCState *env, target_ulong address, int mmulev);
562 void dump_mmu(FILE *f, fprintf_function cpu_fprintf, CPUSPARCState *env);
564 #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
565 int sparc_cpu_memory_rw_debug(CPUState *cpu, vaddr addr,
566 uint8_t *buf, int len, bool is_write);
567 #endif
570 /* translate.c */
571 void gen_intermediate_code_init(CPUSPARCState *env);
573 /* cpu-exec.c */
575 /* win_helper.c */
576 target_ulong cpu_get_psr(CPUSPARCState *env1);
577 void cpu_put_psr(CPUSPARCState *env1, target_ulong val);
578 void cpu_put_psr_raw(CPUSPARCState *env1, target_ulong val);
579 #ifdef TARGET_SPARC64
580 target_ulong cpu_get_ccr(CPUSPARCState *env1);
581 void cpu_put_ccr(CPUSPARCState *env1, target_ulong val);
582 target_ulong cpu_get_cwp64(CPUSPARCState *env1);
583 void cpu_put_cwp64(CPUSPARCState *env1, int cwp);
584 void cpu_change_pstate(CPUSPARCState *env1, uint32_t new_pstate);
585 #endif
586 int cpu_cwp_inc(CPUSPARCState *env1, int cwp);
587 int cpu_cwp_dec(CPUSPARCState *env1, int cwp);
588 void cpu_set_cwp(CPUSPARCState *env1, int new_cwp);
590 /* int_helper.c */
591 void leon3_irq_manager(CPUSPARCState *env, void *irq_manager, int intno);
593 /* sun4m.c, sun4u.c */
594 void cpu_check_irqs(CPUSPARCState *env);
596 /* leon3.c */
597 void leon3_irq_ack(void *irq_manager, int intno);
599 #if defined (TARGET_SPARC64)
601 static inline int compare_masked(uint64_t x, uint64_t y, uint64_t mask)
603 return (x & mask) == (y & mask);
606 #define MMU_CONTEXT_BITS 13
607 #define MMU_CONTEXT_MASK ((1 << MMU_CONTEXT_BITS) - 1)
609 static inline int tlb_compare_context(const SparcTLBEntry *tlb,
610 uint64_t context)
612 return compare_masked(context, tlb->tag, MMU_CONTEXT_MASK);
615 #endif
616 #endif
618 /* cpu-exec.c */
619 #if !defined(CONFIG_USER_ONLY)
620 void sparc_cpu_unassigned_access(CPUState *cpu, hwaddr addr,
621 bool is_write, bool is_exec, int is_asi,
622 unsigned size);
623 #if defined(TARGET_SPARC64)
624 hwaddr cpu_get_phys_page_nofault(CPUSPARCState *env, target_ulong addr,
625 int mmu_idx);
626 #endif
627 #endif
628 int cpu_sparc_signal_handler(int host_signum, void *pinfo, void *puc);
630 #ifndef NO_CPU_IO_DEFS
631 #define cpu_init(cpu_model) CPU(cpu_sparc_init(cpu_model))
632 #endif
634 #define cpu_signal_handler cpu_sparc_signal_handler
635 #define cpu_list sparc_cpu_list
637 /* MMU modes definitions */
638 #if defined (TARGET_SPARC64)
639 #define MMU_USER_IDX 0
640 #define MMU_MODE0_SUFFIX _user
641 #define MMU_USER_SECONDARY_IDX 1
642 #define MMU_MODE1_SUFFIX _user_secondary
643 #define MMU_KERNEL_IDX 2
644 #define MMU_MODE2_SUFFIX _kernel
645 #define MMU_KERNEL_SECONDARY_IDX 3
646 #define MMU_MODE3_SUFFIX _kernel_secondary
647 #define MMU_NUCLEUS_IDX 4
648 #define MMU_MODE4_SUFFIX _nucleus
649 #define MMU_HYPV_IDX 5
650 #define MMU_MODE5_SUFFIX _hypv
651 #else
652 #define MMU_USER_IDX 0
653 #define MMU_MODE0_SUFFIX _user
654 #define MMU_KERNEL_IDX 1
655 #define MMU_MODE1_SUFFIX _kernel
656 #endif
658 #if defined (TARGET_SPARC64)
659 static inline int cpu_has_hypervisor(CPUSPARCState *env1)
661 return env1->def->features & CPU_FEATURE_HYPV;
664 static inline int cpu_hypervisor_mode(CPUSPARCState *env1)
666 return cpu_has_hypervisor(env1) && (env1->hpstate & HS_PRIV);
669 static inline int cpu_supervisor_mode(CPUSPARCState *env1)
671 return env1->pstate & PS_PRIV;
673 #endif
675 static inline int cpu_mmu_index(CPUSPARCState *env1, bool ifetch)
677 #if defined(CONFIG_USER_ONLY)
678 return MMU_USER_IDX;
679 #elif !defined(TARGET_SPARC64)
680 return env1->psrs;
681 #else
682 if (env1->tl > 0) {
683 return MMU_NUCLEUS_IDX;
684 } else if (cpu_hypervisor_mode(env1)) {
685 return MMU_HYPV_IDX;
686 } else if (cpu_supervisor_mode(env1)) {
687 return MMU_KERNEL_IDX;
688 } else {
689 return MMU_USER_IDX;
691 #endif
694 static inline int cpu_interrupts_enabled(CPUSPARCState *env1)
696 #if !defined (TARGET_SPARC64)
697 if (env1->psret != 0)
698 return 1;
699 #else
700 if (env1->pstate & PS_IE)
701 return 1;
702 #endif
704 return 0;
707 static inline int cpu_pil_allowed(CPUSPARCState *env1, int pil)
709 #if !defined(TARGET_SPARC64)
710 /* level 15 is non-maskable on sparc v8 */
711 return pil == 15 || pil > env1->psrpil;
712 #else
713 return pil > env1->psrpil;
714 #endif
717 #include "exec/cpu-all.h"
719 #ifdef TARGET_SPARC64
720 /* sun4u.c */
721 void cpu_tick_set_count(CPUTimer *timer, uint64_t count);
722 uint64_t cpu_tick_get_count(CPUTimer *timer);
723 void cpu_tick_set_limit(CPUTimer *timer, uint64_t limit);
724 trap_state* cpu_tsptr(CPUSPARCState* env);
725 #endif
727 #define TB_FLAG_MMU_MASK 7
728 #define TB_FLAG_FPU_ENABLED (1 << 4)
729 #define TB_FLAG_AM_ENABLED (1 << 5)
730 #define TB_FLAG_ASI_SHIFT 24
732 static inline void cpu_get_tb_cpu_state(CPUSPARCState *env, target_ulong *pc,
733 target_ulong *cs_base, uint32_t *pflags)
735 uint32_t flags;
736 *pc = env->pc;
737 *cs_base = env->npc;
738 flags = cpu_mmu_index(env, false);
739 #ifdef TARGET_SPARC64
740 if (env->pstate & PS_AM) {
741 flags |= TB_FLAG_AM_ENABLED;
743 if ((env->def->features & CPU_FEATURE_FLOAT)
744 && (env->pstate & PS_PEF)
745 && (env->fprs & FPRS_FEF)) {
746 flags |= TB_FLAG_FPU_ENABLED;
748 flags |= env->asi << TB_FLAG_ASI_SHIFT;
749 #else
750 if ((env->def->features & CPU_FEATURE_FLOAT) && env->psref) {
751 flags |= TB_FLAG_FPU_ENABLED;
753 #endif
754 *pflags = flags;
757 static inline bool tb_fpu_enabled(int tb_flags)
759 #if defined(CONFIG_USER_ONLY)
760 return true;
761 #else
762 return tb_flags & TB_FLAG_FPU_ENABLED;
763 #endif
766 static inline bool tb_am_enabled(int tb_flags)
768 #ifndef TARGET_SPARC64
769 return false;
770 #else
771 return tb_flags & TB_FLAG_AM_ENABLED;
772 #endif
775 #endif