2 * QEMU Sparc SLAVIO interrupt controller emulation
4 * Copyright (c) 2003-2005 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25 #include "qemu/osdep.h"
26 #include "hw/sparc/sun4m.h"
27 #include "monitor/monitor.h"
28 #include "hw/sysbus.h"
29 #include "hw/intc/intc.h"
32 //#define DEBUG_IRQ_COUNT
35 * Registers of interrupt controller in sun4m.
37 * This is the interrupt controller part of chip STP2001 (Slave I/O), also
38 * produced as NCR89C105. See
39 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C105.txt
41 * There is a system master controller and one for each cpu.
48 struct SLAVIO_INTCTLState
;
50 typedef struct SLAVIO_CPUINTCTLState
{
52 struct SLAVIO_INTCTLState
*master
;
53 uint32_t intreg_pending
;
56 } SLAVIO_CPUINTCTLState
;
58 #define TYPE_SLAVIO_INTCTL "slavio_intctl"
59 #define SLAVIO_INTCTL(obj) \
60 OBJECT_CHECK(SLAVIO_INTCTLState, (obj), TYPE_SLAVIO_INTCTL)
62 typedef struct SLAVIO_INTCTLState
{
63 SysBusDevice parent_obj
;
66 #ifdef DEBUG_IRQ_COUNT
67 uint64_t irq_count
[32];
69 qemu_irq cpu_irqs
[MAX_CPUS
][MAX_PILS
];
70 SLAVIO_CPUINTCTLState slaves
[MAX_CPUS
];
71 uint32_t intregm_pending
;
72 uint32_t intregm_disabled
;
76 #define INTCTL_MAXADDR 0xf
77 #define INTCTL_SIZE (INTCTL_MAXADDR + 1)
78 #define INTCTLM_SIZE 0x14
79 #define MASTER_IRQ_MASK ~0x0fa2007f
80 #define MASTER_DISABLE 0x80000000
81 #define CPU_SOFTIRQ_MASK 0xfffe0000
82 #define CPU_IRQ_INT15_IN (1 << 15)
83 #define CPU_IRQ_TIMER_IN (1 << 14)
85 static void slavio_check_interrupts(SLAVIO_INTCTLState
*s
, int set_irqs
);
87 // per-cpu interrupt controller
88 static uint64_t slavio_intctl_mem_readl(void *opaque
, hwaddr addr
,
91 SLAVIO_CPUINTCTLState
*s
= opaque
;
97 ret
= s
->intreg_pending
;
103 trace_slavio_intctl_mem_readl(s
->cpu
, addr
, ret
);
108 static void slavio_intctl_mem_writel(void *opaque
, hwaddr addr
,
109 uint64_t val
, unsigned size
)
111 SLAVIO_CPUINTCTLState
*s
= opaque
;
115 trace_slavio_intctl_mem_writel(s
->cpu
, addr
, val
);
117 case 1: // clear pending softints
118 val
&= CPU_SOFTIRQ_MASK
| CPU_IRQ_INT15_IN
;
119 s
->intreg_pending
&= ~val
;
120 slavio_check_interrupts(s
->master
, 1);
121 trace_slavio_intctl_mem_writel_clear(s
->cpu
, val
, s
->intreg_pending
);
123 case 2: // set softint
124 val
&= CPU_SOFTIRQ_MASK
;
125 s
->intreg_pending
|= val
;
126 slavio_check_interrupts(s
->master
, 1);
127 trace_slavio_intctl_mem_writel_set(s
->cpu
, val
, s
->intreg_pending
);
134 static const MemoryRegionOps slavio_intctl_mem_ops
= {
135 .read
= slavio_intctl_mem_readl
,
136 .write
= slavio_intctl_mem_writel
,
137 .endianness
= DEVICE_NATIVE_ENDIAN
,
139 .min_access_size
= 4,
140 .max_access_size
= 4,
144 // master system interrupt controller
145 static uint64_t slavio_intctlm_mem_readl(void *opaque
, hwaddr addr
,
148 SLAVIO_INTCTLState
*s
= opaque
;
154 ret
= s
->intregm_pending
& ~MASTER_DISABLE
;
157 ret
= s
->intregm_disabled
& MASTER_IRQ_MASK
;
166 trace_slavio_intctlm_mem_readl(addr
, ret
);
171 static void slavio_intctlm_mem_writel(void *opaque
, hwaddr addr
,
172 uint64_t val
, unsigned size
)
174 SLAVIO_INTCTLState
*s
= opaque
;
178 trace_slavio_intctlm_mem_writel(addr
, val
);
180 case 2: // clear (enable)
181 // Force clear unused bits
182 val
&= MASTER_IRQ_MASK
;
183 s
->intregm_disabled
&= ~val
;
184 trace_slavio_intctlm_mem_writel_enable(val
, s
->intregm_disabled
);
185 slavio_check_interrupts(s
, 1);
187 case 3: // set (disable; doesn't affect pending)
188 // Force clear unused bits
189 val
&= MASTER_IRQ_MASK
;
190 s
->intregm_disabled
|= val
;
191 slavio_check_interrupts(s
, 1);
192 trace_slavio_intctlm_mem_writel_disable(val
, s
->intregm_disabled
);
195 s
->target_cpu
= val
& (MAX_CPUS
- 1);
196 slavio_check_interrupts(s
, 1);
197 trace_slavio_intctlm_mem_writel_target(s
->target_cpu
);
204 static const MemoryRegionOps slavio_intctlm_mem_ops
= {
205 .read
= slavio_intctlm_mem_readl
,
206 .write
= slavio_intctlm_mem_writel
,
207 .endianness
= DEVICE_NATIVE_ENDIAN
,
209 .min_access_size
= 4,
210 .max_access_size
= 4,
214 static const uint32_t intbit_to_level
[] = {
215 2, 3, 5, 7, 9, 11, 13, 2, 3, 5, 7, 9, 11, 13, 12, 12,
216 6, 13, 4, 10, 8, 9, 11, 0, 0, 0, 0, 15, 15, 15, 15, 0,
219 static void slavio_check_interrupts(SLAVIO_INTCTLState
*s
, int set_irqs
)
221 uint32_t pending
= s
->intregm_pending
, pil_pending
;
224 pending
&= ~s
->intregm_disabled
;
226 trace_slavio_check_interrupts(pending
, s
->intregm_disabled
);
227 for (i
= 0; i
< MAX_CPUS
; i
++) {
230 /* If we are the current interrupt target, get hard interrupts */
231 if (pending
&& !(s
->intregm_disabled
& MASTER_DISABLE
) &&
232 (i
== s
->target_cpu
)) {
233 for (j
= 0; j
< 32; j
++) {
234 if ((pending
& (1 << j
)) && intbit_to_level
[j
]) {
235 pil_pending
|= 1 << intbit_to_level
[j
];
240 /* Calculate current pending hard interrupts for display */
241 s
->slaves
[i
].intreg_pending
&= CPU_SOFTIRQ_MASK
| CPU_IRQ_INT15_IN
|
243 if (i
== s
->target_cpu
) {
244 for (j
= 0; j
< 32; j
++) {
245 if ((s
->intregm_pending
& (1U << j
)) && intbit_to_level
[j
]) {
246 s
->slaves
[i
].intreg_pending
|= 1 << intbit_to_level
[j
];
251 /* Level 15 and CPU timer interrupts are only masked when
252 the MASTER_DISABLE bit is set */
253 if (!(s
->intregm_disabled
& MASTER_DISABLE
)) {
254 pil_pending
|= s
->slaves
[i
].intreg_pending
&
255 (CPU_IRQ_INT15_IN
| CPU_IRQ_TIMER_IN
);
258 /* Add soft interrupts */
259 pil_pending
|= (s
->slaves
[i
].intreg_pending
& CPU_SOFTIRQ_MASK
) >> 16;
262 /* Since there is not really an interrupt 0 (and pil_pending
263 * and irl_out bit zero are thus always zero) there is no need
264 * to do anything with cpu_irqs[i][0] and it is OK not to do
265 * the j=0 iteration of this loop.
267 for (j
= MAX_PILS
-1; j
> 0; j
--) {
268 if (pil_pending
& (1 << j
)) {
269 if (!(s
->slaves
[i
].irl_out
& (1 << j
))) {
270 qemu_irq_raise(s
->cpu_irqs
[i
][j
]);
273 if (s
->slaves
[i
].irl_out
& (1 << j
)) {
274 qemu_irq_lower(s
->cpu_irqs
[i
][j
]);
279 s
->slaves
[i
].irl_out
= pil_pending
;
284 * "irq" here is the bit number in the system interrupt register to
285 * separate serial and keyboard interrupts sharing a level.
287 static void slavio_set_irq(void *opaque
, int irq
, int level
)
289 SLAVIO_INTCTLState
*s
= opaque
;
290 uint32_t mask
= 1 << irq
;
291 uint32_t pil
= intbit_to_level
[irq
];
294 trace_slavio_set_irq(s
->target_cpu
, irq
, pil
, level
);
297 #ifdef DEBUG_IRQ_COUNT
300 s
->intregm_pending
|= mask
;
302 for (i
= 0; i
< MAX_CPUS
; i
++) {
303 s
->slaves
[i
].intreg_pending
|= 1 << pil
;
307 s
->intregm_pending
&= ~mask
;
309 for (i
= 0; i
< MAX_CPUS
; i
++) {
310 s
->slaves
[i
].intreg_pending
&= ~(1 << pil
);
314 slavio_check_interrupts(s
, 1);
318 static void slavio_set_timer_irq_cpu(void *opaque
, int cpu
, int level
)
320 SLAVIO_INTCTLState
*s
= opaque
;
322 trace_slavio_set_timer_irq_cpu(cpu
, level
);
325 s
->slaves
[cpu
].intreg_pending
|= CPU_IRQ_TIMER_IN
;
327 s
->slaves
[cpu
].intreg_pending
&= ~CPU_IRQ_TIMER_IN
;
330 slavio_check_interrupts(s
, 1);
333 static void slavio_set_irq_all(void *opaque
, int irq
, int level
)
336 slavio_set_irq(opaque
, irq
, level
);
338 slavio_set_timer_irq_cpu(opaque
, irq
- 32, level
);
342 static int vmstate_intctl_post_load(void *opaque
, int version_id
)
344 SLAVIO_INTCTLState
*s
= opaque
;
346 slavio_check_interrupts(s
, 0);
350 static const VMStateDescription vmstate_intctl_cpu
= {
351 .name
="slavio_intctl_cpu",
353 .minimum_version_id
= 1,
354 .fields
= (VMStateField
[]) {
355 VMSTATE_UINT32(intreg_pending
, SLAVIO_CPUINTCTLState
),
356 VMSTATE_END_OF_LIST()
360 static const VMStateDescription vmstate_intctl
= {
361 .name
="slavio_intctl",
363 .minimum_version_id
= 1,
364 .post_load
= vmstate_intctl_post_load
,
365 .fields
= (VMStateField
[]) {
366 VMSTATE_STRUCT_ARRAY(slaves
, SLAVIO_INTCTLState
, MAX_CPUS
, 1,
367 vmstate_intctl_cpu
, SLAVIO_CPUINTCTLState
),
368 VMSTATE_UINT32(intregm_pending
, SLAVIO_INTCTLState
),
369 VMSTATE_UINT32(intregm_disabled
, SLAVIO_INTCTLState
),
370 VMSTATE_UINT32(target_cpu
, SLAVIO_INTCTLState
),
371 VMSTATE_END_OF_LIST()
375 static void slavio_intctl_reset(DeviceState
*d
)
377 SLAVIO_INTCTLState
*s
= SLAVIO_INTCTL(d
);
380 for (i
= 0; i
< MAX_CPUS
; i
++) {
381 s
->slaves
[i
].intreg_pending
= 0;
382 s
->slaves
[i
].irl_out
= 0;
384 s
->intregm_disabled
= ~MASTER_IRQ_MASK
;
385 s
->intregm_pending
= 0;
387 slavio_check_interrupts(s
, 0);
390 #ifdef DEBUG_IRQ_COUNT
391 static bool slavio_intctl_get_statistics(InterruptStatsProvider
*obj
,
392 uint64_t **irq_counts
,
393 unsigned int *nb_irqs
)
395 SLAVIO_INTCTLState
*s
= SLAVIO_INTCTL(obj
);
396 *irq_counts
= s
->irq_count
;
397 *nb_irqs
= ARRAY_SIZE(s
->irq_count
);
402 static void slavio_intctl_print_info(InterruptStatsProvider
*obj
, Monitor
*mon
)
404 SLAVIO_INTCTLState
*s
= SLAVIO_INTCTL(obj
);
407 for (i
= 0; i
< MAX_CPUS
; i
++) {
408 monitor_printf(mon
, "per-cpu %d: pending 0x%08x\n", i
,
409 s
->slaves
[i
].intreg_pending
);
411 monitor_printf(mon
, "master: pending 0x%08x, disabled 0x%08x\n",
412 s
->intregm_pending
, s
->intregm_disabled
);
415 static void slavio_intctl_init(Object
*obj
)
417 DeviceState
*dev
= DEVICE(obj
);
418 SLAVIO_INTCTLState
*s
= SLAVIO_INTCTL(obj
);
419 SysBusDevice
*sbd
= SYS_BUS_DEVICE(obj
);
423 qdev_init_gpio_in(dev
, slavio_set_irq_all
, 32 + MAX_CPUS
);
424 memory_region_init_io(&s
->iomem
, obj
, &slavio_intctlm_mem_ops
, s
,
425 "master-interrupt-controller", INTCTLM_SIZE
);
426 sysbus_init_mmio(sbd
, &s
->iomem
);
428 for (i
= 0; i
< MAX_CPUS
; i
++) {
429 snprintf(slave_name
, sizeof(slave_name
),
430 "slave-interrupt-controller-%i", i
);
431 for (j
= 0; j
< MAX_PILS
; j
++) {
432 sysbus_init_irq(sbd
, &s
->cpu_irqs
[i
][j
]);
434 memory_region_init_io(&s
->slaves
[i
].iomem
, OBJECT(s
),
435 &slavio_intctl_mem_ops
,
436 &s
->slaves
[i
], slave_name
, INTCTL_SIZE
);
437 sysbus_init_mmio(sbd
, &s
->slaves
[i
].iomem
);
438 s
->slaves
[i
].cpu
= i
;
439 s
->slaves
[i
].master
= s
;
443 static void slavio_intctl_class_init(ObjectClass
*klass
, void *data
)
445 DeviceClass
*dc
= DEVICE_CLASS(klass
);
446 InterruptStatsProviderClass
*ic
= INTERRUPT_STATS_PROVIDER_CLASS(klass
);
448 dc
->reset
= slavio_intctl_reset
;
449 dc
->vmsd
= &vmstate_intctl
;
450 #ifdef DEBUG_IRQ_COUNT
451 ic
->get_statistics
= slavio_intctl_get_statistics
;
453 ic
->print_info
= slavio_intctl_print_info
;
456 static const TypeInfo slavio_intctl_info
= {
457 .name
= TYPE_SLAVIO_INTCTL
,
458 .parent
= TYPE_SYS_BUS_DEVICE
,
459 .instance_size
= sizeof(SLAVIO_INTCTLState
),
460 .instance_init
= slavio_intctl_init
,
461 .class_init
= slavio_intctl_class_init
,
462 .interfaces
= (InterfaceInfo
[]) {
463 { TYPE_INTERRUPT_STATS_PROVIDER
},
468 static void slavio_intctl_register_types(void)
470 type_register_static(&slavio_intctl_info
);
473 type_init(slavio_intctl_register_types
)