2 * QEMU RISC-V Host Target Interface (HTIF) Emulation
4 * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu
5 * Copyright (c) 2017-2018 SiFive, Inc.
7 * This provides HTIF device emulation for QEMU. At the moment this allows
8 * for identical copies of bbl/linux to run on both spike and QEMU.
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms and conditions of the GNU General Public License,
12 * version 2 or later, as published by the Free Software Foundation.
14 * This program is distributed in the hope it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
23 #include "qemu/osdep.h"
24 #include "qapi/error.h"
26 #include "hw/char/riscv_htif.h"
27 #include "hw/char/serial.h"
28 #include "chardev/char.h"
29 #include "chardev/char-fe.h"
30 #include "qemu/timer.h"
31 #include "qemu/error-report.h"
32 #include "exec/address-spaces.h"
33 #include "exec/tswap.h"
34 #include "sysemu/dma.h"
36 #define RISCV_DEBUG_HTIF 0
37 #define HTIF_DEBUG(fmt, ...) \
39 if (RISCV_DEBUG_HTIF) { \
40 qemu_log_mask(LOG_TRACE, "%s: " fmt "\n", __func__, ##__VA_ARGS__);\
44 #define HTIF_DEV_SHIFT 56
45 #define HTIF_CMD_SHIFT 48
47 #define HTIF_DEV_SYSTEM 0
48 #define HTIF_DEV_CONSOLE 1
50 #define HTIF_SYSTEM_CMD_SYSCALL 0
51 #define HTIF_CONSOLE_CMD_GETC 0
52 #define HTIF_CONSOLE_CMD_PUTC 1
54 /* PK system call number */
55 #define PK_SYS_WRITE 64
58 uint8_t line_size
= 16;
60 static uint64_t fromhost_addr
, tohost_addr
, begin_sig_addr
, end_sig_addr
;
62 void htif_symbol_callback(const char *st_name
, int st_info
, uint64_t st_value
,
65 if (strcmp("fromhost", st_name
) == 0) {
66 fromhost_addr
= st_value
;
68 error_report("HTIF fromhost must be 8 bytes");
71 } else if (strcmp("tohost", st_name
) == 0) {
72 tohost_addr
= st_value
;
74 error_report("HTIF tohost must be 8 bytes");
77 } else if (strcmp("begin_signature", st_name
) == 0) {
78 begin_sig_addr
= st_value
;
79 } else if (strcmp("end_signature", st_name
) == 0) {
80 end_sig_addr
= st_value
;
85 * Called by the char dev to see if HTIF is ready to accept input.
87 static int htif_can_recv(void *opaque
)
93 * Called by the char dev to supply input to HTIF console.
94 * We assume that we will receive one character at a time.
96 static void htif_recv(void *opaque
, const uint8_t *buf
, int size
)
98 HTIFState
*s
= opaque
;
105 * TODO - we need to check whether mfromhost is zero which indicates
106 * the device is ready to receive. The current implementation
107 * will drop characters
110 uint64_t val_written
= s
->pending_read
;
111 uint64_t resp
= 0x100 | *buf
;
113 s
->fromhost
= (val_written
>> 48 << 48) | (resp
<< 16 >> 16);
117 * Called by the char dev to supply special events to the HTIF console.
120 static void htif_event(void *opaque
, QEMUChrEvent event
)
125 static int htif_be_change(void *opaque
)
127 HTIFState
*s
= opaque
;
129 qemu_chr_fe_set_handlers(&s
->chr
, htif_can_recv
, htif_recv
, htif_event
,
130 htif_be_change
, s
, NULL
, true);
136 * See below the tohost register format.
138 * Bits 63:56 indicate the "device".
139 * Bits 55:48 indicate the "command".
141 * Device 0 is the syscall device, which is used to emulate Unixy syscalls.
142 * It only implements command 0, which has two subfunctions:
143 * - If bit 0 is clear, then bits 47:0 represent a pointer to a struct
144 * describing the syscall.
145 * - If bit 1 is set, then bits 47:1 represent an exit code, with a zero
146 * value indicating success and other values indicating failure.
148 * Device 1 is the blocking character device.
149 * - Command 0 reads a character
150 * - Command 1 writes a character from the 8 LSBs of tohost
152 * For RV32, the tohost register is zero-extended, so only device=0 and
153 * command=0 (i.e. HTIF syscalls/exit codes) are supported.
155 static void htif_handle_tohost_write(HTIFState
*s
, uint64_t val_written
)
157 uint8_t device
= val_written
>> HTIF_DEV_SHIFT
;
158 uint8_t cmd
= val_written
>> HTIF_CMD_SHIFT
;
159 uint64_t payload
= val_written
& 0xFFFFFFFFFFFFULL
;
162 HTIF_DEBUG("mtohost write: device: %d cmd: %d what: %02" PRIx64
163 " -payload: %016" PRIx64
"\n", device
, cmd
, payload
& 0xFF, payload
);
166 * Currently, there is a fixed mapping of devices:
167 * 0: riscv-tests Pass/Fail Reporting Only (no syscall proxy)
170 if (unlikely(device
== HTIF_DEV_SYSTEM
)) {
171 /* frontend syscall handler, shutdown and exit code support */
172 if (cmd
== HTIF_SYSTEM_CMD_SYSCALL
) {
175 int exit_code
= payload
>> 1;
178 * Dump signature data if sig_file is specified and
179 * begin/end_signature symbols exist.
181 if (sig_file
&& begin_sig_addr
&& end_sig_addr
) {
182 uint64_t sig_len
= end_sig_addr
- begin_sig_addr
;
183 char *sig_data
= g_malloc(sig_len
);
184 dma_memory_read(&address_space_memory
, begin_sig_addr
,
185 sig_data
, sig_len
, MEMTXATTRS_UNSPECIFIED
);
186 FILE *signature
= fopen(sig_file
, "w");
187 if (signature
== NULL
) {
188 error_report("Unable to open %s with error %s",
189 sig_file
, strerror(errno
));
193 for (int i
= 0; i
< sig_len
; i
+= line_size
) {
194 for (int j
= line_size
; j
> 0; j
--) {
195 if (i
+ j
<= sig_len
) {
196 fprintf(signature
, "%02x",
197 sig_data
[i
+ j
- 1] & 0xff);
199 fprintf(signature
, "%02x", 0);
202 fprintf(signature
, "\n");
212 cpu_physical_memory_read(payload
, syscall
, sizeof(syscall
));
213 if (tswap64(syscall
[0]) == PK_SYS_WRITE
&&
214 tswap64(syscall
[1]) == HTIF_DEV_CONSOLE
&&
215 tswap64(syscall
[3]) == HTIF_CONSOLE_CMD_PUTC
) {
217 cpu_physical_memory_read(tswap64(syscall
[2]), &ch
, 1);
218 qemu_chr_fe_write(&s
->chr
, &ch
, 1);
219 resp
= 0x100 | (uint8_t)payload
;
221 qemu_log_mask(LOG_UNIMP
,
222 "pk syscall proxy not supported\n");
226 qemu_log("HTIF device %d: unknown command\n", device
);
228 } else if (likely(device
== HTIF_DEV_CONSOLE
)) {
230 if (cmd
== HTIF_CONSOLE_CMD_GETC
) {
231 /* this should be a queue, but not yet implemented as such */
232 s
->pending_read
= val_written
;
233 s
->tohost
= 0; /* clear to indicate we read */
235 } else if (cmd
== HTIF_CONSOLE_CMD_PUTC
) {
236 uint8_t ch
= (uint8_t)payload
;
237 qemu_chr_fe_write(&s
->chr
, &ch
, 1);
238 resp
= 0x100 | (uint8_t)payload
;
240 qemu_log("HTIF device %d: unknown command\n", device
);
243 qemu_log("HTIF unknown device or command\n");
244 HTIF_DEBUG("device: %d cmd: %d what: %02" PRIx64
245 " payload: %016" PRIx64
, device
, cmd
, payload
& 0xFF, payload
);
248 * Latest bbl does not set fromhost to 0 if there is a value in tohost.
249 * With this code enabled, qemu hangs waiting for fromhost to go to 0.
250 * With this code disabled, qemu works with bbl priv v1.9.1 and v1.10.
251 * HTIF needs protocol documentation and a more complete state machine.
253 * while (!s->fromhost_inprogress &&
254 * s->fromhost != 0x0) {
257 s
->fromhost
= (val_written
>> 48 << 48) | (resp
<< 16 >> 16);
258 s
->tohost
= 0; /* clear to indicate we read */
261 #define TOHOST_OFFSET1 (s->tohost_offset)
262 #define TOHOST_OFFSET2 (s->tohost_offset + 4)
263 #define FROMHOST_OFFSET1 (s->fromhost_offset)
264 #define FROMHOST_OFFSET2 (s->fromhost_offset + 4)
266 /* CPU wants to read an HTIF register */
267 static uint64_t htif_mm_read(void *opaque
, hwaddr addr
, unsigned size
)
269 HTIFState
*s
= opaque
;
270 if (addr
== TOHOST_OFFSET1
) {
271 return s
->tohost
& 0xFFFFFFFF;
272 } else if (addr
== TOHOST_OFFSET2
) {
273 return (s
->tohost
>> 32) & 0xFFFFFFFF;
274 } else if (addr
== FROMHOST_OFFSET1
) {
275 return s
->fromhost
& 0xFFFFFFFF;
276 } else if (addr
== FROMHOST_OFFSET2
) {
277 return (s
->fromhost
>> 32) & 0xFFFFFFFF;
279 qemu_log("Invalid htif read: address %016" PRIx64
"\n",
285 /* CPU wrote to an HTIF register */
286 static void htif_mm_write(void *opaque
, hwaddr addr
,
287 uint64_t value
, unsigned size
)
289 HTIFState
*s
= opaque
;
290 if (addr
== TOHOST_OFFSET1
) {
291 if (s
->tohost
== 0x0) {
293 s
->tohost
= value
& 0xFFFFFFFF;
297 } else if (addr
== TOHOST_OFFSET2
) {
298 if (s
->allow_tohost
) {
299 s
->tohost
|= value
<< 32;
300 htif_handle_tohost_write(s
, s
->tohost
);
302 } else if (addr
== FROMHOST_OFFSET1
) {
303 s
->fromhost_inprogress
= 1;
304 s
->fromhost
= value
& 0xFFFFFFFF;
305 } else if (addr
== FROMHOST_OFFSET2
) {
306 s
->fromhost
|= value
<< 32;
307 s
->fromhost_inprogress
= 0;
309 qemu_log("Invalid htif write: address %016" PRIx64
"\n",
314 static const MemoryRegionOps htif_mm_ops
= {
315 .read
= htif_mm_read
,
316 .write
= htif_mm_write
,
319 HTIFState
*htif_mm_init(MemoryRegion
*address_space
, Chardev
*chr
,
320 uint64_t nonelf_base
, bool custom_base
)
322 uint64_t base
, size
, tohost_offset
, fromhost_offset
;
325 fromhost_addr
= nonelf_base
;
326 tohost_addr
= nonelf_base
+ 8;
328 if (!fromhost_addr
|| !tohost_addr
) {
329 error_report("Invalid HTIF fromhost or tohost address");
334 base
= MIN(tohost_addr
, fromhost_addr
);
335 size
= MAX(tohost_addr
+ 8, fromhost_addr
+ 8) - base
;
336 tohost_offset
= tohost_addr
- base
;
337 fromhost_offset
= fromhost_addr
- base
;
339 HTIFState
*s
= g_new0(HTIFState
, 1);
340 s
->tohost_offset
= tohost_offset
;
341 s
->fromhost_offset
= fromhost_offset
;
344 s
->fromhost_inprogress
= 0;
345 qemu_chr_fe_init(&s
->chr
, chr
, &error_abort
);
346 qemu_chr_fe_set_handlers(&s
->chr
, htif_can_recv
, htif_recv
, htif_event
,
347 htif_be_change
, s
, NULL
, true);
349 memory_region_init_io(&s
->mmio
, NULL
, &htif_mm_ops
, s
,
350 TYPE_HTIF_UART
, size
);
351 memory_region_add_subregion_overlap(address_space
, base
,