2 * QEMU RISC-V Board Compatible with OpenTitan FPGA platform
4 * Copyright (c) 2020 Western Digital
6 * Provides a board compatible with the OpenTitan FPGA platform:
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms and conditions of the GNU General Public License,
10 * version 2 or later, as published by the Free Software Foundation.
12 * This program is distributed in the hope it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * You should have received a copy of the GNU General Public License along with
18 * this program. If not, see <http://www.gnu.org/licenses/>.
21 #include "qemu/osdep.h"
22 #include "qemu/cutils.h"
23 #include "hw/riscv/opentitan.h"
24 #include "qapi/error.h"
25 #include "qemu/error-report.h"
26 #include "hw/boards.h"
27 #include "hw/misc/unimp.h"
28 #include "hw/riscv/boot.h"
29 #include "qemu/units.h"
30 #include "sysemu/sysemu.h"
33 * This version of the OpenTitan machine currently supports
34 * OpenTitan RTL version:
35 * <lowRISC/opentitan@565e4af39760a123c59a184aa2f5812a961fde47>
37 * MMIO mapping as per (specified commit):
38 * lowRISC/opentitan: hw/top_earlgrey/sw/autogen/top_earlgrey_memory.h
40 static const MemMapEntry ibex_memmap
[] = {
41 [IBEX_DEV_ROM
] = { 0x00008000, 0x8000 },
42 [IBEX_DEV_RAM
] = { 0x10000000, 0x20000 },
43 [IBEX_DEV_FLASH
] = { 0x20000000, 0x100000 },
44 [IBEX_DEV_UART
] = { 0x40000000, 0x40 },
45 [IBEX_DEV_GPIO
] = { 0x40040000, 0x40 },
46 [IBEX_DEV_SPI_DEVICE
] = { 0x40050000, 0x2000 },
47 [IBEX_DEV_I2C
] = { 0x40080000, 0x80 },
48 [IBEX_DEV_PATTGEN
] = { 0x400e0000, 0x40 },
49 [IBEX_DEV_TIMER
] = { 0x40100000, 0x200 },
50 [IBEX_DEV_OTP_CTRL
] = { 0x40130000, 0x2000 },
51 [IBEX_DEV_LC_CTRL
] = { 0x40140000, 0x100 },
52 [IBEX_DEV_ALERT_HANDLER
] = { 0x40150000, 0x800 },
53 [IBEX_DEV_SPI_HOST0
] = { 0x40300000, 0x40 },
54 [IBEX_DEV_SPI_HOST1
] = { 0x40310000, 0x40 },
55 [IBEX_DEV_USBDEV
] = { 0x40320000, 0x1000 },
56 [IBEX_DEV_PWRMGR
] = { 0x40400000, 0x80 },
57 [IBEX_DEV_RSTMGR
] = { 0x40410000, 0x80 },
58 [IBEX_DEV_CLKMGR
] = { 0x40420000, 0x80 },
59 [IBEX_DEV_PINMUX
] = { 0x40460000, 0x1000 },
60 [IBEX_DEV_AON_TIMER
] = { 0x40470000, 0x40 },
61 [IBEX_DEV_SENSOR_CTRL
] = { 0x40490000, 0x40 },
62 [IBEX_DEV_FLASH_CTRL
] = { 0x41000000, 0x200 },
63 [IBEX_DEV_AES
] = { 0x41100000, 0x100 },
64 [IBEX_DEV_HMAC
] = { 0x41110000, 0x1000 },
65 [IBEX_DEV_KMAC
] = { 0x41120000, 0x1000 },
66 [IBEX_DEV_OTBN
] = { 0x41130000, 0x10000 },
67 [IBEX_DEV_KEYMGR
] = { 0x41140000, 0x100 },
68 [IBEX_DEV_CSRNG
] = { 0x41150000, 0x80 },
69 [IBEX_DEV_ENTROPY
] = { 0x41160000, 0x100 },
70 [IBEX_DEV_EDNO
] = { 0x41170000, 0x80 },
71 [IBEX_DEV_EDN1
] = { 0x41180000, 0x80 },
72 [IBEX_DEV_SRAM_CTRL
] = { 0x411c0000, 0x20 },
73 [IBEX_DEV_IBEX_CFG
] = { 0x411f0000, 0x100 },
74 [IBEX_DEV_PLIC
] = { 0x48000000, 0x8000000 },
75 [IBEX_DEV_FLASH_VIRTUAL
] = { 0x80000000, 0x80000 },
78 static void opentitan_board_init(MachineState
*machine
)
80 MachineClass
*mc
= MACHINE_GET_CLASS(machine
);
81 const MemMapEntry
*memmap
= ibex_memmap
;
82 OpenTitanState
*s
= g_new0(OpenTitanState
, 1);
83 MemoryRegion
*sys_mem
= get_system_memory();
85 if (machine
->ram_size
!= mc
->default_ram_size
) {
86 char *sz
= size_to_str(mc
->default_ram_size
);
87 error_report("Invalid RAM size, should be %s", sz
);
93 object_initialize_child(OBJECT(machine
), "soc", &s
->soc
,
95 qdev_realize(DEVICE(&s
->soc
), NULL
, &error_fatal
);
97 memory_region_add_subregion(sys_mem
,
98 memmap
[IBEX_DEV_RAM
].base
, machine
->ram
);
100 if (machine
->firmware
) {
101 riscv_load_firmware(machine
->firmware
, memmap
[IBEX_DEV_RAM
].base
, NULL
);
104 if (machine
->kernel_filename
) {
105 riscv_load_kernel(machine
, &s
->soc
.cpus
,
106 memmap
[IBEX_DEV_RAM
].base
,
111 static void opentitan_machine_init(MachineClass
*mc
)
113 mc
->desc
= "RISC-V Board compatible with OpenTitan";
114 mc
->init
= opentitan_board_init
;
116 mc
->default_cpu_type
= TYPE_RISCV_CPU_IBEX
;
117 mc
->default_ram_id
= "riscv.lowrisc.ibex.ram";
118 mc
->default_ram_size
= ibex_memmap
[IBEX_DEV_RAM
].size
;
121 DEFINE_MACHINE("opentitan", opentitan_machine_init
)
123 static void lowrisc_ibex_soc_init(Object
*obj
)
125 LowRISCIbexSoCState
*s
= RISCV_IBEX_SOC(obj
);
127 object_initialize_child(obj
, "cpus", &s
->cpus
, TYPE_RISCV_HART_ARRAY
);
129 object_initialize_child(obj
, "plic", &s
->plic
, TYPE_SIFIVE_PLIC
);
131 object_initialize_child(obj
, "uart", &s
->uart
, TYPE_IBEX_UART
);
133 object_initialize_child(obj
, "timer", &s
->timer
, TYPE_IBEX_TIMER
);
135 for (int i
= 0; i
< OPENTITAN_NUM_SPI_HOSTS
; i
++) {
136 object_initialize_child(obj
, "spi_host[*]", &s
->spi_host
[i
],
141 static void lowrisc_ibex_soc_realize(DeviceState
*dev_soc
, Error
**errp
)
143 const MemMapEntry
*memmap
= ibex_memmap
;
145 SysBusDevice
*busdev
;
146 MachineState
*ms
= MACHINE(qdev_get_machine());
147 LowRISCIbexSoCState
*s
= RISCV_IBEX_SOC(dev_soc
);
148 MemoryRegion
*sys_mem
= get_system_memory();
151 object_property_set_str(OBJECT(&s
->cpus
), "cpu-type", ms
->cpu_type
,
153 object_property_set_int(OBJECT(&s
->cpus
), "num-harts", ms
->smp
.cpus
,
155 object_property_set_int(OBJECT(&s
->cpus
), "resetvec", s
->resetvec
,
157 sysbus_realize(SYS_BUS_DEVICE(&s
->cpus
), &error_fatal
);
160 memory_region_init_rom(&s
->rom
, OBJECT(dev_soc
), "riscv.lowrisc.ibex.rom",
161 memmap
[IBEX_DEV_ROM
].size
, &error_fatal
);
162 memory_region_add_subregion(sys_mem
,
163 memmap
[IBEX_DEV_ROM
].base
, &s
->rom
);
166 memory_region_init_rom(&s
->flash_mem
, OBJECT(dev_soc
), "riscv.lowrisc.ibex.flash",
167 memmap
[IBEX_DEV_FLASH
].size
, &error_fatal
);
168 memory_region_init_alias(&s
->flash_alias
, OBJECT(dev_soc
),
169 "riscv.lowrisc.ibex.flash_virtual", &s
->flash_mem
, 0,
170 memmap
[IBEX_DEV_FLASH_VIRTUAL
].size
);
171 memory_region_add_subregion(sys_mem
, memmap
[IBEX_DEV_FLASH
].base
,
173 memory_region_add_subregion(sys_mem
, memmap
[IBEX_DEV_FLASH_VIRTUAL
].base
,
177 qdev_prop_set_string(DEVICE(&s
->plic
), "hart-config", "M");
178 qdev_prop_set_uint32(DEVICE(&s
->plic
), "num-sources", 180);
179 qdev_prop_set_uint32(DEVICE(&s
->plic
), "num-priorities", 3);
180 qdev_prop_set_uint32(DEVICE(&s
->plic
), "pending-base", 0x1000);
181 qdev_prop_set_uint32(DEVICE(&s
->plic
), "enable-base", 0x2000);
182 qdev_prop_set_uint32(DEVICE(&s
->plic
), "enable-stride", 32);
183 qdev_prop_set_uint32(DEVICE(&s
->plic
), "context-base", 0x200000);
184 qdev_prop_set_uint32(DEVICE(&s
->plic
), "context-stride", 8);
185 qdev_prop_set_uint32(DEVICE(&s
->plic
), "aperture-size", memmap
[IBEX_DEV_PLIC
].size
);
187 if (!sysbus_realize(SYS_BUS_DEVICE(&s
->plic
), errp
)) {
190 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->plic
), 0, memmap
[IBEX_DEV_PLIC
].base
);
192 for (i
= 0; i
< ms
->smp
.cpus
; i
++) {
193 CPUState
*cpu
= qemu_get_cpu(i
);
195 qdev_connect_gpio_out(DEVICE(&s
->plic
), ms
->smp
.cpus
+ i
,
196 qdev_get_gpio_in(DEVICE(cpu
), IRQ_M_EXT
));
200 qdev_prop_set_chr(DEVICE(&(s
->uart
)), "chardev", serial_hd(0));
201 if (!sysbus_realize(SYS_BUS_DEVICE(&s
->uart
), errp
)) {
204 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->uart
), 0, memmap
[IBEX_DEV_UART
].base
);
205 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->uart
),
206 0, qdev_get_gpio_in(DEVICE(&s
->plic
),
207 IBEX_UART0_TX_WATERMARK_IRQ
));
208 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->uart
),
209 1, qdev_get_gpio_in(DEVICE(&s
->plic
),
210 IBEX_UART0_RX_WATERMARK_IRQ
));
211 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->uart
),
212 2, qdev_get_gpio_in(DEVICE(&s
->plic
),
213 IBEX_UART0_TX_EMPTY_IRQ
));
214 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->uart
),
215 3, qdev_get_gpio_in(DEVICE(&s
->plic
),
216 IBEX_UART0_RX_OVERFLOW_IRQ
));
218 if (!sysbus_realize(SYS_BUS_DEVICE(&s
->timer
), errp
)) {
221 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->timer
), 0, memmap
[IBEX_DEV_TIMER
].base
);
222 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->timer
),
223 0, qdev_get_gpio_in(DEVICE(&s
->plic
),
224 IBEX_TIMER_TIMEREXPIRED0_0
));
225 qdev_connect_gpio_out(DEVICE(&s
->timer
), 0,
226 qdev_get_gpio_in(DEVICE(qemu_get_cpu(0)),
230 for (int i
= 0; i
< OPENTITAN_NUM_SPI_HOSTS
; ++i
) {
231 dev
= DEVICE(&(s
->spi_host
[i
]));
232 if (!sysbus_realize(SYS_BUS_DEVICE(&s
->spi_host
[i
]), errp
)) {
235 busdev
= SYS_BUS_DEVICE(dev
);
236 sysbus_mmio_map(busdev
, 0, memmap
[IBEX_DEV_SPI_HOST0
+ i
].base
);
239 case OPENTITAN_SPI_HOST0
:
240 sysbus_connect_irq(busdev
, 0, qdev_get_gpio_in(DEVICE(&s
->plic
),
241 IBEX_SPI_HOST0_ERR_IRQ
));
242 sysbus_connect_irq(busdev
, 1, qdev_get_gpio_in(DEVICE(&s
->plic
),
243 IBEX_SPI_HOST0_SPI_EVENT_IRQ
));
245 case OPENTITAN_SPI_HOST1
:
246 sysbus_connect_irq(busdev
, 0, qdev_get_gpio_in(DEVICE(&s
->plic
),
247 IBEX_SPI_HOST1_ERR_IRQ
));
248 sysbus_connect_irq(busdev
, 1, qdev_get_gpio_in(DEVICE(&s
->plic
),
249 IBEX_SPI_HOST1_SPI_EVENT_IRQ
));
254 create_unimplemented_device("riscv.lowrisc.ibex.gpio",
255 memmap
[IBEX_DEV_GPIO
].base
, memmap
[IBEX_DEV_GPIO
].size
);
256 create_unimplemented_device("riscv.lowrisc.ibex.spi_device",
257 memmap
[IBEX_DEV_SPI_DEVICE
].base
, memmap
[IBEX_DEV_SPI_DEVICE
].size
);
258 create_unimplemented_device("riscv.lowrisc.ibex.i2c",
259 memmap
[IBEX_DEV_I2C
].base
, memmap
[IBEX_DEV_I2C
].size
);
260 create_unimplemented_device("riscv.lowrisc.ibex.pattgen",
261 memmap
[IBEX_DEV_PATTGEN
].base
, memmap
[IBEX_DEV_PATTGEN
].size
);
262 create_unimplemented_device("riscv.lowrisc.ibex.sensor_ctrl",
263 memmap
[IBEX_DEV_SENSOR_CTRL
].base
, memmap
[IBEX_DEV_SENSOR_CTRL
].size
);
264 create_unimplemented_device("riscv.lowrisc.ibex.otp_ctrl",
265 memmap
[IBEX_DEV_OTP_CTRL
].base
, memmap
[IBEX_DEV_OTP_CTRL
].size
);
266 create_unimplemented_device("riscv.lowrisc.ibex.lc_ctrl",
267 memmap
[IBEX_DEV_LC_CTRL
].base
, memmap
[IBEX_DEV_LC_CTRL
].size
);
268 create_unimplemented_device("riscv.lowrisc.ibex.pwrmgr",
269 memmap
[IBEX_DEV_PWRMGR
].base
, memmap
[IBEX_DEV_PWRMGR
].size
);
270 create_unimplemented_device("riscv.lowrisc.ibex.rstmgr",
271 memmap
[IBEX_DEV_RSTMGR
].base
, memmap
[IBEX_DEV_RSTMGR
].size
);
272 create_unimplemented_device("riscv.lowrisc.ibex.clkmgr",
273 memmap
[IBEX_DEV_CLKMGR
].base
, memmap
[IBEX_DEV_CLKMGR
].size
);
274 create_unimplemented_device("riscv.lowrisc.ibex.pinmux",
275 memmap
[IBEX_DEV_PINMUX
].base
, memmap
[IBEX_DEV_PINMUX
].size
);
276 create_unimplemented_device("riscv.lowrisc.ibex.aon_timer",
277 memmap
[IBEX_DEV_AON_TIMER
].base
, memmap
[IBEX_DEV_AON_TIMER
].size
);
278 create_unimplemented_device("riscv.lowrisc.ibex.usbdev",
279 memmap
[IBEX_DEV_USBDEV
].base
, memmap
[IBEX_DEV_USBDEV
].size
);
280 create_unimplemented_device("riscv.lowrisc.ibex.flash_ctrl",
281 memmap
[IBEX_DEV_FLASH_CTRL
].base
, memmap
[IBEX_DEV_FLASH_CTRL
].size
);
282 create_unimplemented_device("riscv.lowrisc.ibex.aes",
283 memmap
[IBEX_DEV_AES
].base
, memmap
[IBEX_DEV_AES
].size
);
284 create_unimplemented_device("riscv.lowrisc.ibex.hmac",
285 memmap
[IBEX_DEV_HMAC
].base
, memmap
[IBEX_DEV_HMAC
].size
);
286 create_unimplemented_device("riscv.lowrisc.ibex.kmac",
287 memmap
[IBEX_DEV_KMAC
].base
, memmap
[IBEX_DEV_KMAC
].size
);
288 create_unimplemented_device("riscv.lowrisc.ibex.keymgr",
289 memmap
[IBEX_DEV_KEYMGR
].base
, memmap
[IBEX_DEV_KEYMGR
].size
);
290 create_unimplemented_device("riscv.lowrisc.ibex.csrng",
291 memmap
[IBEX_DEV_CSRNG
].base
, memmap
[IBEX_DEV_CSRNG
].size
);
292 create_unimplemented_device("riscv.lowrisc.ibex.entropy",
293 memmap
[IBEX_DEV_ENTROPY
].base
, memmap
[IBEX_DEV_ENTROPY
].size
);
294 create_unimplemented_device("riscv.lowrisc.ibex.edn0",
295 memmap
[IBEX_DEV_EDNO
].base
, memmap
[IBEX_DEV_EDNO
].size
);
296 create_unimplemented_device("riscv.lowrisc.ibex.edn1",
297 memmap
[IBEX_DEV_EDN1
].base
, memmap
[IBEX_DEV_EDN1
].size
);
298 create_unimplemented_device("riscv.lowrisc.ibex.alert_handler",
299 memmap
[IBEX_DEV_ALERT_HANDLER
].base
, memmap
[IBEX_DEV_ALERT_HANDLER
].size
);
300 create_unimplemented_device("riscv.lowrisc.ibex.sram_ctrl",
301 memmap
[IBEX_DEV_SRAM_CTRL
].base
, memmap
[IBEX_DEV_SRAM_CTRL
].size
);
302 create_unimplemented_device("riscv.lowrisc.ibex.otbn",
303 memmap
[IBEX_DEV_OTBN
].base
, memmap
[IBEX_DEV_OTBN
].size
);
304 create_unimplemented_device("riscv.lowrisc.ibex.ibex_cfg",
305 memmap
[IBEX_DEV_IBEX_CFG
].base
, memmap
[IBEX_DEV_IBEX_CFG
].size
);
308 static Property lowrisc_ibex_soc_props
[] = {
309 DEFINE_PROP_UINT32("resetvec", LowRISCIbexSoCState
, resetvec
, 0x20000400),
310 DEFINE_PROP_END_OF_LIST()
313 static void lowrisc_ibex_soc_class_init(ObjectClass
*oc
, void *data
)
315 DeviceClass
*dc
= DEVICE_CLASS(oc
);
317 device_class_set_props(dc
, lowrisc_ibex_soc_props
);
318 dc
->realize
= lowrisc_ibex_soc_realize
;
319 /* Reason: Uses serial_hds in realize function, thus can't be used twice */
320 dc
->user_creatable
= false;
323 static const TypeInfo lowrisc_ibex_soc_type_info
= {
324 .name
= TYPE_RISCV_IBEX_SOC
,
325 .parent
= TYPE_DEVICE
,
326 .instance_size
= sizeof(LowRISCIbexSoCState
),
327 .instance_init
= lowrisc_ibex_soc_init
,
328 .class_init
= lowrisc_ibex_soc_class_init
,
331 static void lowrisc_ibex_soc_register_types(void)
333 type_register_static(&lowrisc_ibex_soc_type_info
);
336 type_init(lowrisc_ibex_soc_register_types
)