4 * Copyright (c) 2009 Edgar E. Iglesias
5 * Copyright (c) 2009-2012 PetaLogix Qld Pty Ltd.
6 * Copyright (c) 2012 SUSE LINUX Products GmbH
7 * Copyright (c) 2009 Edgar E. Iglesias, Axis Communications AB.
9 * This library is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU Lesser General Public
11 * License as published by the Free Software Foundation; either
12 * version 2.1 of the License, or (at your option) any later version.
14 * This library is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * Lesser General Public License for more details.
19 * You should have received a copy of the GNU Lesser General Public
20 * License along with this library; if not, see
21 * <http://www.gnu.org/licenses/lgpl-2.1.html>
25 #include "qemu-common.h"
26 #include "hw/qdev-properties.h"
27 #include "migration/vmstate.h"
33 /* These key value are as per MBV field in PVR0 */
67 static void mb_cpu_set_pc(CPUState
*cs
, vaddr value
)
69 MicroBlazeCPU
*cpu
= MICROBLAZE_CPU(cs
);
71 cpu
->env
.sregs
[SR_PC
] = value
;
74 static bool mb_cpu_has_work(CPUState
*cs
)
76 return cs
->interrupt_request
& (CPU_INTERRUPT_HARD
| CPU_INTERRUPT_NMI
);
79 #ifndef CONFIG_USER_ONLY
80 static void microblaze_cpu_set_irq(void *opaque
, int irq
, int level
)
82 MicroBlazeCPU
*cpu
= opaque
;
83 CPUState
*cs
= CPU(cpu
);
84 int type
= irq
? CPU_INTERRUPT_NMI
: CPU_INTERRUPT_HARD
;
87 cpu_interrupt(cs
, type
);
89 cpu_reset_interrupt(cs
, type
);
94 /* CPUClass::reset() */
95 static void mb_cpu_reset(CPUState
*s
)
97 MicroBlazeCPU
*cpu
= MICROBLAZE_CPU(s
);
98 MicroBlazeCPUClass
*mcc
= MICROBLAZE_CPU_GET_CLASS(cpu
);
99 CPUMBState
*env
= &cpu
->env
;
101 mcc
->parent_reset(s
);
103 memset(env
, 0, offsetof(CPUMBState
, pvr
));
104 env
->res_addr
= RES_ADDR_NONE
;
107 /* Disable stack protector. */
110 env
->sregs
[SR_PC
] = cpu
->cfg
.base_vectors
;
112 #if defined(CONFIG_USER_ONLY)
113 /* start in user mode with interrupts enabled. */
114 env
->sregs
[SR_MSR
] = MSR_EE
| MSR_IE
| MSR_VM
| MSR_UM
;
116 env
->sregs
[SR_MSR
] = 0;
119 env
->mmu
.c_mmu_tlb_access
= 3;
120 env
->mmu
.c_mmu_zones
= 16;
124 static void mb_disas_set_info(CPUState
*cpu
, disassemble_info
*info
)
126 info
->mach
= bfd_arch_microblaze
;
127 info
->print_insn
= print_insn_microblaze
;
130 static void mb_cpu_realizefn(DeviceState
*dev
, Error
**errp
)
132 CPUState
*cs
= CPU(dev
);
133 MicroBlazeCPUClass
*mcc
= MICROBLAZE_CPU_GET_CLASS(dev
);
134 MicroBlazeCPU
*cpu
= MICROBLAZE_CPU(cs
);
135 CPUMBState
*env
= &cpu
->env
;
136 uint8_t version_code
= 0;
141 env
->pvr
.regs
[0] = PVR0_USE_BARREL_MASK \
142 | PVR0_USE_DIV_MASK \
143 | PVR0_USE_HW_MUL_MASK \
144 | PVR0_USE_EXC_MASK \
145 | PVR0_USE_ICACHE_MASK \
146 | PVR0_USE_DCACHE_MASK \
148 env
->pvr
.regs
[2] = PVR2_D_OPB_MASK \
152 | PVR2_USE_MSR_INSTR \
153 | PVR2_USE_PCMP_INSTR \
154 | PVR2_USE_BARREL_MASK \
155 | PVR2_USE_DIV_MASK \
156 | PVR2_USE_HW_MUL_MASK \
157 | PVR2_USE_MUL64_MASK \
158 | PVR2_FPU_EXC_MASK \
161 for (i
= 0; mb_cpu_lookup
[i
].name
&& cpu
->cfg
.version
; i
++) {
162 if (strcmp(mb_cpu_lookup
[i
].name
, cpu
->cfg
.version
) == 0) {
163 version_code
= mb_cpu_lookup
[i
].version_id
;
169 qemu_log("Invalid MicroBlaze version number: %s\n", cpu
->cfg
.version
);
172 env
->pvr
.regs
[0] |= (cpu
->cfg
.stackprot
? PVR0_SPROT_MASK
: 0) |
173 (cpu
->cfg
.use_fpu
? PVR0_USE_FPU_MASK
: 0) |
174 (cpu
->cfg
.use_mmu
? PVR0_USE_MMU_MASK
: 0) |
175 (cpu
->cfg
.endi
? PVR0_ENDI_MASK
: 0) |
176 (version_code
<< 16) |
177 (cpu
->cfg
.pvr
== C_PVR_FULL
? PVR0_PVR_FULL_MASK
: 0);
179 env
->pvr
.regs
[2] |= (cpu
->cfg
.use_fpu
? PVR2_USE_FPU_MASK
: 0) |
180 (cpu
->cfg
.use_fpu
> 1 ? PVR2_USE_FPU2_MASK
: 0);
182 env
->pvr
.regs
[5] |= cpu
->cfg
.dcache_writeback
?
183 PVR5_DCACHE_WRITEBACK_MASK
: 0;
185 env
->pvr
.regs
[10] = 0x0c000000; /* Default to spartan 3a dsp family. */
186 env
->pvr
.regs
[11] = PVR11_USE_MMU
| (16 << 17);
188 mcc
->parent_realize(dev
, errp
);
191 static void mb_cpu_initfn(Object
*obj
)
193 CPUState
*cs
= CPU(obj
);
194 MicroBlazeCPU
*cpu
= MICROBLAZE_CPU(obj
);
195 CPUMBState
*env
= &cpu
->env
;
196 static bool tcg_initialized
;
199 cpu_exec_init(cs
, &error_abort
);
201 set_float_rounding_mode(float_round_nearest_even
, &env
->fp_status
);
203 #ifndef CONFIG_USER_ONLY
204 /* Inbound IRQ and FIR lines */
205 qdev_init_gpio_in(DEVICE(cpu
), microblaze_cpu_set_irq
, 2);
208 if (tcg_enabled() && !tcg_initialized
) {
209 tcg_initialized
= true;
214 static const VMStateDescription vmstate_mb_cpu
= {
219 static Property mb_properties
[] = {
220 DEFINE_PROP_UINT32("base-vectors", MicroBlazeCPU
, cfg
.base_vectors
, 0),
221 DEFINE_PROP_BOOL("use-stack-protection", MicroBlazeCPU
, cfg
.stackprot
,
223 /* If use-fpu > 0 - FPU is enabled
224 * If use-fpu = 2 - Floating point conversion and square root instructions
227 DEFINE_PROP_UINT8("use-fpu", MicroBlazeCPU
, cfg
.use_fpu
, 2),
228 DEFINE_PROP_BOOL("use-mmu", MicroBlazeCPU
, cfg
.use_mmu
, true),
229 DEFINE_PROP_BOOL("dcache-writeback", MicroBlazeCPU
, cfg
.dcache_writeback
,
231 DEFINE_PROP_BOOL("endianness", MicroBlazeCPU
, cfg
.endi
, false),
232 DEFINE_PROP_STRING("version", MicroBlazeCPU
, cfg
.version
),
233 DEFINE_PROP_UINT8("pvr", MicroBlazeCPU
, cfg
.pvr
, C_PVR_FULL
),
234 DEFINE_PROP_END_OF_LIST(),
237 static void mb_cpu_class_init(ObjectClass
*oc
, void *data
)
239 DeviceClass
*dc
= DEVICE_CLASS(oc
);
240 CPUClass
*cc
= CPU_CLASS(oc
);
241 MicroBlazeCPUClass
*mcc
= MICROBLAZE_CPU_CLASS(oc
);
243 mcc
->parent_realize
= dc
->realize
;
244 dc
->realize
= mb_cpu_realizefn
;
246 mcc
->parent_reset
= cc
->reset
;
247 cc
->reset
= mb_cpu_reset
;
249 cc
->has_work
= mb_cpu_has_work
;
250 cc
->do_interrupt
= mb_cpu_do_interrupt
;
251 cc
->cpu_exec_interrupt
= mb_cpu_exec_interrupt
;
252 cc
->dump_state
= mb_cpu_dump_state
;
253 cc
->set_pc
= mb_cpu_set_pc
;
254 cc
->gdb_read_register
= mb_cpu_gdb_read_register
;
255 cc
->gdb_write_register
= mb_cpu_gdb_write_register
;
256 #ifdef CONFIG_USER_ONLY
257 cc
->handle_mmu_fault
= mb_cpu_handle_mmu_fault
;
259 cc
->do_unassigned_access
= mb_cpu_unassigned_access
;
260 cc
->get_phys_page_debug
= mb_cpu_get_phys_page_debug
;
262 dc
->vmsd
= &vmstate_mb_cpu
;
263 dc
->props
= mb_properties
;
264 cc
->gdb_num_core_regs
= 32 + 5;
266 cc
->disas_set_info
= mb_disas_set_info
;
269 static const TypeInfo mb_cpu_type_info
= {
270 .name
= TYPE_MICROBLAZE_CPU
,
272 .instance_size
= sizeof(MicroBlazeCPU
),
273 .instance_init
= mb_cpu_initfn
,
274 .class_size
= sizeof(MicroBlazeCPUClass
),
275 .class_init
= mb_cpu_class_init
,
278 static void mb_cpu_register_types(void)
280 type_register_static(&mb_cpu_type_info
);
283 type_init(mb_cpu_register_types
)