2 * QEMU Sparc Sun4c interrupt controller emulation
4 * Based on slavio_intctl, copyright (c) 2003-2005 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
30 //#define DEBUG_IRQ_COUNT
34 #define DPRINTF(fmt, ...) \
35 do { printf("IRQ: " fmt , ## __VA_ARGS__); } while (0)
37 #define DPRINTF(fmt, ...)
41 * Registers of interrupt controller in sun4c.
47 typedef struct Sun4c_INTCTLState
{
50 #ifdef DEBUG_IRQ_COUNT
53 qemu_irq cpu_irqs
[MAX_PILS
];
54 const uint32_t *intbit_to_level
;
62 static void sun4c_check_interrupts(void *opaque
);
64 static uint64_t sun4c_intctl_mem_read(void *opaque
, target_phys_addr_t addr
,
67 Sun4c_INTCTLState
*s
= opaque
;
71 DPRINTF("read reg 0x" TARGET_FMT_plx
" = %x\n", addr
, ret
);
76 static void sun4c_intctl_mem_write(void *opaque
, target_phys_addr_t addr
,
77 uint64_t val
, unsigned size
)
79 Sun4c_INTCTLState
*s
= opaque
;
81 DPRINTF("write reg 0x" TARGET_FMT_plx
" = %x\n", addr
, (unsigned)val
);
84 sun4c_check_interrupts(s
);
87 static const MemoryRegionOps sun4c_intctl_mem_ops
= {
88 .read
= sun4c_intctl_mem_read
,
89 .write
= sun4c_intctl_mem_write
,
90 .endianness
= DEVICE_NATIVE_ENDIAN
,
97 void sun4c_pic_info(Monitor
*mon
, void *opaque
)
99 Sun4c_INTCTLState
*s
= opaque
;
101 monitor_printf(mon
, "master: pending 0x%2.2x, enabled 0x%2.2x\n",
105 void sun4c_irq_info(Monitor
*mon
, void *opaque
)
107 #ifndef DEBUG_IRQ_COUNT
108 monitor_printf(mon
, "irq statistic code not compiled.\n");
110 Sun4c_INTCTLState
*s
= opaque
;
113 monitor_printf(mon
, "IRQ statistics:\n");
114 count
= s
->irq_count
;
116 monitor_printf(mon
, " %" PRId64
"\n", count
);
120 static const uint32_t intbit_to_level
[] = { 0, 1, 4, 6, 8, 10, 0, 14, };
122 static void sun4c_check_interrupts(void *opaque
)
124 Sun4c_INTCTLState
*s
= opaque
;
125 uint32_t pil_pending
;
129 if (s
->pending
&& !(s
->reg
& 0x80000000)) {
130 for (i
= 0; i
< 8; i
++) {
131 if (s
->pending
& (1 << i
))
132 pil_pending
|= 1 << intbit_to_level
[i
];
136 for (i
= 0; i
< MAX_PILS
; i
++) {
137 if (pil_pending
& (1 << i
)) {
138 if (!(s
->pil_out
& (1 << i
)))
139 qemu_irq_raise(s
->cpu_irqs
[i
]);
141 if (s
->pil_out
& (1 << i
))
142 qemu_irq_lower(s
->cpu_irqs
[i
]);
145 s
->pil_out
= pil_pending
;
149 * "irq" here is the bit number in the system interrupt register
151 static void sun4c_set_irq(void *opaque
, int irq
, int level
)
153 Sun4c_INTCTLState
*s
= opaque
;
154 uint32_t mask
= 1 << irq
;
155 uint32_t pil
= intbit_to_level
[irq
];
157 DPRINTF("Set irq %d -> pil %d level %d\n", irq
, pil
,
161 #ifdef DEBUG_IRQ_COUNT
168 sun4c_check_interrupts(s
);
172 static const VMStateDescription vmstate_sun4c_intctl
= {
173 .name
="sun4c_intctl",
175 .minimum_version_id
= 1,
176 .minimum_version_id_old
= 1,
177 .fields
= (VMStateField
[]) {
178 VMSTATE_UINT8(reg
, Sun4c_INTCTLState
),
179 VMSTATE_UINT8(pending
, Sun4c_INTCTLState
),
180 VMSTATE_END_OF_LIST()
184 static void sun4c_intctl_reset(DeviceState
*d
)
186 Sun4c_INTCTLState
*s
= container_of(d
, Sun4c_INTCTLState
, busdev
.qdev
);
192 static int sun4c_intctl_init1(SysBusDevice
*dev
)
194 Sun4c_INTCTLState
*s
= FROM_SYSBUS(Sun4c_INTCTLState
, dev
);
197 memory_region_init_io(&s
->iomem
, &sun4c_intctl_mem_ops
, s
,
198 "intctl", INTCTL_SIZE
);
199 sysbus_init_mmio(dev
, &s
->iomem
);
200 qdev_init_gpio_in(&dev
->qdev
, sun4c_set_irq
, 8);
202 for (i
= 0; i
< MAX_PILS
; i
++) {
203 sysbus_init_irq(dev
, &s
->cpu_irqs
[i
]);
209 static SysBusDeviceInfo sun4c_intctl_info
= {
210 .init
= sun4c_intctl_init1
,
211 .qdev
.name
= "sun4c_intctl",
212 .qdev
.size
= sizeof(Sun4c_INTCTLState
),
213 .qdev
.vmsd
= &vmstate_sun4c_intctl
,
214 .qdev
.reset
= sun4c_intctl_reset
,
217 static void sun4c_intctl_register_devices(void)
219 sysbus_register_withprop(&sun4c_intctl_info
);
222 device_init(sun4c_intctl_register_devices
)