target/ppc: Rename PATB/PATBE -> PATE
[qemu/kevin.git] / hw / misc / mips_cpc.c
blob712d8423a714fe25c2e84aec0ad2f7b869818ded
1 /*
2 * Cluster Power Controller emulation
4 * Copyright (c) 2016 Imagination Technologies
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 #include "qemu/osdep.h"
21 #include "qapi/error.h"
22 #include "cpu.h"
23 #include "qemu/log.h"
24 #include "hw/sysbus.h"
26 #include "hw/misc/mips_cpc.h"
28 static inline uint64_t cpc_vp_run_mask(MIPSCPCState *cpc)
30 return (1ULL << cpc->num_vp) - 1;
33 static void mips_cpu_reset_async_work(CPUState *cs, run_on_cpu_data data)
35 MIPSCPCState *cpc = (MIPSCPCState *) data.host_ptr;
37 cpu_reset(cs);
38 cpc->vp_running |= 1ULL << cs->cpu_index;
41 static void cpc_run_vp(MIPSCPCState *cpc, uint64_t vp_run)
43 CPUState *cs = first_cpu;
45 CPU_FOREACH(cs) {
46 uint64_t i = 1ULL << cs->cpu_index;
47 if (i & vp_run & ~cpc->vp_running) {
49 * To avoid racing with a CPU we are just kicking off.
50 * We do the final bit of preparation for the work in
51 * the target CPUs context.
53 async_safe_run_on_cpu(cs, mips_cpu_reset_async_work,
54 RUN_ON_CPU_HOST_PTR(cpc));
59 static void cpc_stop_vp(MIPSCPCState *cpc, uint64_t vp_stop)
61 CPUState *cs = first_cpu;
63 CPU_FOREACH(cs) {
64 uint64_t i = 1ULL << cs->cpu_index;
65 if (i & vp_stop & cpc->vp_running) {
66 cpu_interrupt(cs, CPU_INTERRUPT_HALT);
67 cpc->vp_running &= ~i;
72 static void cpc_write(void *opaque, hwaddr offset, uint64_t data,
73 unsigned size)
75 MIPSCPCState *s = opaque;
77 switch (offset) {
78 case CPC_CL_BASE_OFS + CPC_VP_RUN_OFS:
79 case CPC_CO_BASE_OFS + CPC_VP_RUN_OFS:
80 cpc_run_vp(s, data & cpc_vp_run_mask(s));
81 break;
82 case CPC_CL_BASE_OFS + CPC_VP_STOP_OFS:
83 case CPC_CO_BASE_OFS + CPC_VP_STOP_OFS:
84 cpc_stop_vp(s, data & cpc_vp_run_mask(s));
85 break;
86 default:
87 qemu_log_mask(LOG_UNIMP,
88 "%s: Bad offset 0x%x\n", __func__, (int)offset);
89 break;
92 return;
95 static uint64_t cpc_read(void *opaque, hwaddr offset, unsigned size)
97 MIPSCPCState *s = opaque;
99 switch (offset) {
100 case CPC_CL_BASE_OFS + CPC_VP_RUNNING_OFS:
101 case CPC_CO_BASE_OFS + CPC_VP_RUNNING_OFS:
102 return s->vp_running;
103 default:
104 qemu_log_mask(LOG_UNIMP,
105 "%s: Bad offset 0x%x\n", __func__, (int)offset);
106 return 0;
110 static const MemoryRegionOps cpc_ops = {
111 .read = cpc_read,
112 .write = cpc_write,
113 .endianness = DEVICE_NATIVE_ENDIAN,
114 .impl = {
115 .max_access_size = 8,
119 static void mips_cpc_init(Object *obj)
121 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
122 MIPSCPCState *s = MIPS_CPC(obj);
124 memory_region_init_io(&s->mr, OBJECT(s), &cpc_ops, s, "mips-cpc",
125 CPC_ADDRSPACE_SZ);
126 sysbus_init_mmio(sbd, &s->mr);
129 static void mips_cpc_realize(DeviceState *dev, Error **errp)
131 MIPSCPCState *s = MIPS_CPC(dev);
133 if (s->vp_start_running > cpc_vp_run_mask(s)) {
134 error_setg(errp,
135 "incorrect vp_start_running 0x%" PRIx64 " for num_vp = %d",
136 s->vp_running, s->num_vp);
137 return;
141 static void mips_cpc_reset(DeviceState *dev)
143 MIPSCPCState *s = MIPS_CPC(dev);
145 /* Reflect the fact that all VPs are halted on reset */
146 s->vp_running = 0;
148 /* Put selected VPs into run state */
149 cpc_run_vp(s, s->vp_start_running);
152 static const VMStateDescription vmstate_mips_cpc = {
153 .name = "mips-cpc",
154 .version_id = 0,
155 .minimum_version_id = 0,
156 .fields = (VMStateField[]) {
157 VMSTATE_UINT64(vp_running, MIPSCPCState),
158 VMSTATE_END_OF_LIST()
162 static Property mips_cpc_properties[] = {
163 DEFINE_PROP_UINT32("num-vp", MIPSCPCState, num_vp, 0x1),
164 DEFINE_PROP_UINT64("vp-start-running", MIPSCPCState, vp_start_running, 0x1),
165 DEFINE_PROP_END_OF_LIST(),
168 static void mips_cpc_class_init(ObjectClass *klass, void *data)
170 DeviceClass *dc = DEVICE_CLASS(klass);
172 dc->realize = mips_cpc_realize;
173 dc->reset = mips_cpc_reset;
174 dc->vmsd = &vmstate_mips_cpc;
175 dc->props = mips_cpc_properties;
178 static const TypeInfo mips_cpc_info = {
179 .name = TYPE_MIPS_CPC,
180 .parent = TYPE_SYS_BUS_DEVICE,
181 .instance_size = sizeof(MIPSCPCState),
182 .instance_init = mips_cpc_init,
183 .class_init = mips_cpc_class_init,
186 static void mips_cpc_register_types(void)
188 type_register_static(&mips_cpc_info);
191 type_init(mips_cpc_register_types)