2 * QEMU ARM CPU -- syndrome functions and types
4 * Copyright (c) 2014 Linaro Ltd
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, see
18 * <http://www.gnu.org/licenses/gpl-2.0.html>
20 * This header defines functions, types, etc which need to be shared
21 * between different source files within target/arm/ but which are
22 * private to it and not required by the rest of QEMU.
25 #ifndef TARGET_ARM_SYNDROME_H
26 #define TARGET_ARM_SYNDROME_H
28 /* Valid Syndrome Register EC field values */
29 enum arm_exception_class
{
30 EC_UNCATEGORIZED
= 0x00,
33 EC_CP15RRTTRAP
= 0x04,
36 EC_ADVSIMDFPACCESSTRAP
= 0x07,
40 EC_CP14RRTTRAP
= 0x0c,
42 EC_ILLEGALSTATE
= 0x0e,
49 EC_SYSTEMREGISTERTRAP
= 0x18,
50 EC_SVEACCESSTRAP
= 0x19,
54 EC_INSNABORT_SAME_EL
= 0x21,
55 EC_PCALIGNMENT
= 0x22,
57 EC_DATAABORT_SAME_EL
= 0x25,
58 EC_SPALIGNMENT
= 0x26,
59 EC_AA32_FPTRAP
= 0x28,
60 EC_AA64_FPTRAP
= 0x2c,
63 EC_BREAKPOINT_SAME_EL
= 0x31,
64 EC_SOFTWARESTEP
= 0x32,
65 EC_SOFTWARESTEP_SAME_EL
= 0x33,
67 EC_WATCHPOINT_SAME_EL
= 0x35,
69 EC_VECTORCATCH
= 0x3a,
80 #define ARM_EL_EC_SHIFT 26
81 #define ARM_EL_IL_SHIFT 25
82 #define ARM_EL_ISV_SHIFT 24
83 #define ARM_EL_IL (1 << ARM_EL_IL_SHIFT)
84 #define ARM_EL_ISV (1 << ARM_EL_ISV_SHIFT)
86 static inline uint32_t syn_get_ec(uint32_t syn
)
88 return syn
>> ARM_EL_EC_SHIFT
;
92 * Utility functions for constructing various kinds of syndrome value.
93 * Note that in general we follow the AArch64 syndrome values; in a
94 * few cases the value in HSR for exceptions taken to AArch32 Hyp
95 * mode differs slightly, and we fix this up when populating HSR in
96 * arm_cpu_do_interrupt_aarch32_hyp().
97 * The exception is FP/SIMD access traps -- these report extra information
98 * when taking an exception to AArch32. For those we include the extra coproc
99 * and TA fields, and mask them out when taking the exception to AArch64.
101 static inline uint32_t syn_uncategorized(void)
103 return (EC_UNCATEGORIZED
<< ARM_EL_EC_SHIFT
) | ARM_EL_IL
;
106 static inline uint32_t syn_aa64_svc(uint32_t imm16
)
108 return (EC_AA64_SVC
<< ARM_EL_EC_SHIFT
) | ARM_EL_IL
| (imm16
& 0xffff);
111 static inline uint32_t syn_aa64_hvc(uint32_t imm16
)
113 return (EC_AA64_HVC
<< ARM_EL_EC_SHIFT
) | ARM_EL_IL
| (imm16
& 0xffff);
116 static inline uint32_t syn_aa64_smc(uint32_t imm16
)
118 return (EC_AA64_SMC
<< ARM_EL_EC_SHIFT
) | ARM_EL_IL
| (imm16
& 0xffff);
121 static inline uint32_t syn_aa32_svc(uint32_t imm16
, bool is_16bit
)
123 return (EC_AA32_SVC
<< ARM_EL_EC_SHIFT
) | (imm16
& 0xffff)
124 | (is_16bit
? 0 : ARM_EL_IL
);
127 static inline uint32_t syn_aa32_hvc(uint32_t imm16
)
129 return (EC_AA32_HVC
<< ARM_EL_EC_SHIFT
) | ARM_EL_IL
| (imm16
& 0xffff);
132 static inline uint32_t syn_aa32_smc(void)
134 return (EC_AA32_SMC
<< ARM_EL_EC_SHIFT
) | ARM_EL_IL
;
137 static inline uint32_t syn_aa64_bkpt(uint32_t imm16
)
139 return (EC_AA64_BKPT
<< ARM_EL_EC_SHIFT
) | ARM_EL_IL
| (imm16
& 0xffff);
142 static inline uint32_t syn_aa32_bkpt(uint32_t imm16
, bool is_16bit
)
144 return (EC_AA32_BKPT
<< ARM_EL_EC_SHIFT
) | (imm16
& 0xffff)
145 | (is_16bit
? 0 : ARM_EL_IL
);
148 static inline uint32_t syn_aa64_sysregtrap(int op0
, int op1
, int op2
,
149 int crn
, int crm
, int rt
,
152 return (EC_SYSTEMREGISTERTRAP
<< ARM_EL_EC_SHIFT
) | ARM_EL_IL
153 | (op0
<< 20) | (op2
<< 17) | (op1
<< 14) | (crn
<< 10) | (rt
<< 5)
154 | (crm
<< 1) | isread
;
157 static inline uint32_t syn_cp14_rt_trap(int cv
, int cond
, int opc1
, int opc2
,
158 int crn
, int crm
, int rt
, int isread
,
161 return (EC_CP14RTTRAP
<< ARM_EL_EC_SHIFT
)
162 | (is_16bit
? 0 : ARM_EL_IL
)
163 | (cv
<< 24) | (cond
<< 20) | (opc2
<< 17) | (opc1
<< 14)
164 | (crn
<< 10) | (rt
<< 5) | (crm
<< 1) | isread
;
167 static inline uint32_t syn_cp15_rt_trap(int cv
, int cond
, int opc1
, int opc2
,
168 int crn
, int crm
, int rt
, int isread
,
171 return (EC_CP15RTTRAP
<< ARM_EL_EC_SHIFT
)
172 | (is_16bit
? 0 : ARM_EL_IL
)
173 | (cv
<< 24) | (cond
<< 20) | (opc2
<< 17) | (opc1
<< 14)
174 | (crn
<< 10) | (rt
<< 5) | (crm
<< 1) | isread
;
177 static inline uint32_t syn_cp14_rrt_trap(int cv
, int cond
, int opc1
, int crm
,
178 int rt
, int rt2
, int isread
,
181 return (EC_CP14RRTTRAP
<< ARM_EL_EC_SHIFT
)
182 | (is_16bit
? 0 : ARM_EL_IL
)
183 | (cv
<< 24) | (cond
<< 20) | (opc1
<< 16)
184 | (rt2
<< 10) | (rt
<< 5) | (crm
<< 1) | isread
;
187 static inline uint32_t syn_cp15_rrt_trap(int cv
, int cond
, int opc1
, int crm
,
188 int rt
, int rt2
, int isread
,
191 return (EC_CP15RRTTRAP
<< ARM_EL_EC_SHIFT
)
192 | (is_16bit
? 0 : ARM_EL_IL
)
193 | (cv
<< 24) | (cond
<< 20) | (opc1
<< 16)
194 | (rt2
<< 10) | (rt
<< 5) | (crm
<< 1) | isread
;
197 static inline uint32_t syn_fp_access_trap(int cv
, int cond
, bool is_16bit
,
200 /* AArch32 FP trap or any AArch64 FP/SIMD trap: TA == 0 */
201 return (EC_ADVSIMDFPACCESSTRAP
<< ARM_EL_EC_SHIFT
)
202 | (is_16bit
? 0 : ARM_EL_IL
)
203 | (cv
<< 24) | (cond
<< 20) | coproc
;
206 static inline uint32_t syn_simd_access_trap(int cv
, int cond
, bool is_16bit
)
208 /* AArch32 SIMD trap: TA == 1 coproc == 0 */
209 return (EC_ADVSIMDFPACCESSTRAP
<< ARM_EL_EC_SHIFT
)
210 | (is_16bit
? 0 : ARM_EL_IL
)
211 | (cv
<< 24) | (cond
<< 20) | (1 << 5);
214 static inline uint32_t syn_sve_access_trap(void)
216 return EC_SVEACCESSTRAP
<< ARM_EL_EC_SHIFT
;
220 * eret_op is bits [1:0] of the ERET instruction, so:
221 * 0 for ERET, 2 for ERETAA, 3 for ERETAB.
223 static inline uint32_t syn_erettrap(int eret_op
)
225 return (EC_ERETTRAP
<< ARM_EL_EC_SHIFT
) | ARM_EL_IL
| eret_op
;
228 static inline uint32_t syn_smetrap(SMEExceptionType etype
, bool is_16bit
)
230 return (EC_SMETRAP
<< ARM_EL_EC_SHIFT
)
231 | (is_16bit
? 0 : ARM_EL_IL
) | etype
;
234 static inline uint32_t syn_pactrap(void)
236 return EC_PACTRAP
<< ARM_EL_EC_SHIFT
;
239 static inline uint32_t syn_btitrap(int btype
)
241 return (EC_BTITRAP
<< ARM_EL_EC_SHIFT
) | btype
;
244 static inline uint32_t syn_bxjtrap(int cv
, int cond
, int rm
)
246 return (EC_BXJTRAP
<< ARM_EL_EC_SHIFT
) | ARM_EL_IL
|
247 (cv
<< 24) | (cond
<< 20) | rm
;
250 static inline uint32_t syn_insn_abort(int same_el
, int ea
, int s1ptw
, int fsc
)
252 return (EC_INSNABORT
<< ARM_EL_EC_SHIFT
) | (same_el
<< ARM_EL_EC_SHIFT
)
253 | ARM_EL_IL
| (ea
<< 9) | (s1ptw
<< 7) | fsc
;
256 static inline uint32_t syn_data_abort_no_iss(int same_el
, int fnv
,
257 int ea
, int cm
, int s1ptw
,
260 return (EC_DATAABORT
<< ARM_EL_EC_SHIFT
) | (same_el
<< ARM_EL_EC_SHIFT
)
262 | (fnv
<< 10) | (ea
<< 9) | (cm
<< 8) | (s1ptw
<< 7)
266 static inline uint32_t syn_data_abort_with_iss(int same_el
,
267 int sas
, int sse
, int srt
,
269 int ea
, int cm
, int s1ptw
,
273 return (EC_DATAABORT
<< ARM_EL_EC_SHIFT
) | (same_el
<< ARM_EL_EC_SHIFT
)
274 | (is_16bit
? 0 : ARM_EL_IL
)
275 | ARM_EL_ISV
| (sas
<< 22) | (sse
<< 21) | (srt
<< 16)
276 | (sf
<< 15) | (ar
<< 14)
277 | (ea
<< 9) | (cm
<< 8) | (s1ptw
<< 7) | (wnr
<< 6) | fsc
;
280 static inline uint32_t syn_swstep(int same_el
, int isv
, int ex
)
282 return (EC_SOFTWARESTEP
<< ARM_EL_EC_SHIFT
) | (same_el
<< ARM_EL_EC_SHIFT
)
283 | ARM_EL_IL
| (isv
<< 24) | (ex
<< 6) | 0x22;
286 static inline uint32_t syn_watchpoint(int same_el
, int cm
, int wnr
)
288 return (EC_WATCHPOINT
<< ARM_EL_EC_SHIFT
) | (same_el
<< ARM_EL_EC_SHIFT
)
289 | ARM_EL_IL
| (cm
<< 8) | (wnr
<< 6) | 0x22;
292 static inline uint32_t syn_breakpoint(int same_el
)
294 return (EC_BREAKPOINT
<< ARM_EL_EC_SHIFT
) | (same_el
<< ARM_EL_EC_SHIFT
)
298 static inline uint32_t syn_wfx(int cv
, int cond
, int ti
, bool is_16bit
)
300 return (EC_WFX_TRAP
<< ARM_EL_EC_SHIFT
) |
301 (is_16bit
? 0 : (1 << ARM_EL_IL_SHIFT
)) |
302 (cv
<< 24) | (cond
<< 20) | ti
;
305 static inline uint32_t syn_illegalstate(void)
307 return (EC_ILLEGALSTATE
<< ARM_EL_EC_SHIFT
) | ARM_EL_IL
;
310 static inline uint32_t syn_pcalignment(void)
312 return (EC_PCALIGNMENT
<< ARM_EL_EC_SHIFT
) | ARM_EL_IL
;
315 static inline uint32_t syn_serror(uint32_t extra
)
317 return (EC_SERROR
<< ARM_EL_EC_SHIFT
) | ARM_EL_IL
| extra
;
320 #endif /* TARGET_ARM_SYNDROME_H */