target-tricore: Add instructions of SBC and SBRN opcode format
[qemu/kevin.git] / hw / intc / openpic_kvm.c
blobe3bce043a364744c27a3ddc2df1d817d1a1dda97
1 /*
2 * KVM in-kernel OpenPIC
4 * Copyright 2013 Freescale Semiconductor, Inc.
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
25 #include <sys/ioctl.h>
26 #include "exec/address-spaces.h"
27 #include "hw/hw.h"
28 #include "hw/ppc/openpic.h"
29 #include "hw/pci/msi.h"
30 #include "hw/sysbus.h"
31 #include "sysemu/kvm.h"
32 #include "qemu/log.h"
34 #define GCR_RESET 0x80000000
36 #define KVM_OPENPIC(obj) \
37 OBJECT_CHECK(KVMOpenPICState, (obj), TYPE_KVM_OPENPIC)
39 typedef struct KVMOpenPICState {
40 /*< private >*/
41 SysBusDevice parent_obj;
42 /*< public >*/
44 MemoryRegion mem;
45 MemoryListener mem_listener;
46 uint32_t fd;
47 uint32_t model;
48 } KVMOpenPICState;
50 static void kvm_openpic_set_irq(void *opaque, int n_IRQ, int level)
52 kvm_set_irq(kvm_state, n_IRQ, level);
55 static void kvm_openpic_write(void *opaque, hwaddr addr, uint64_t val,
56 unsigned size)
58 KVMOpenPICState *opp = opaque;
59 struct kvm_device_attr attr;
60 uint32_t val32 = val;
61 int ret;
63 attr.group = KVM_DEV_MPIC_GRP_REGISTER;
64 attr.attr = addr;
65 attr.addr = (uint64_t)(unsigned long)&val32;
67 ret = ioctl(opp->fd, KVM_SET_DEVICE_ATTR, &attr);
68 if (ret < 0) {
69 qemu_log_mask(LOG_UNIMP, "%s: %s %" PRIx64 "\n", __func__,
70 strerror(errno), attr.attr);
74 static void kvm_openpic_reset(DeviceState *d)
76 KVMOpenPICState *opp = KVM_OPENPIC(d);
78 /* Trigger the GCR.RESET bit to reset the PIC */
79 kvm_openpic_write(opp, 0x1020, GCR_RESET, sizeof(uint32_t));
82 static uint64_t kvm_openpic_read(void *opaque, hwaddr addr, unsigned size)
84 KVMOpenPICState *opp = opaque;
85 struct kvm_device_attr attr;
86 uint32_t val = 0xdeadbeef;
87 int ret;
89 attr.group = KVM_DEV_MPIC_GRP_REGISTER;
90 attr.attr = addr;
91 attr.addr = (uint64_t)(unsigned long)&val;
93 ret = ioctl(opp->fd, KVM_GET_DEVICE_ATTR, &attr);
94 if (ret < 0) {
95 qemu_log_mask(LOG_UNIMP, "%s: %s %" PRIx64 "\n", __func__,
96 strerror(errno), attr.attr);
97 return 0;
100 return val;
103 static const MemoryRegionOps kvm_openpic_mem_ops = {
104 .write = kvm_openpic_write,
105 .read = kvm_openpic_read,
106 .endianness = DEVICE_BIG_ENDIAN,
107 .impl = {
108 .min_access_size = 4,
109 .max_access_size = 4,
113 static void kvm_openpic_region_add(MemoryListener *listener,
114 MemoryRegionSection *section)
116 KVMOpenPICState *opp = container_of(listener, KVMOpenPICState,
117 mem_listener);
118 struct kvm_device_attr attr;
119 uint64_t reg_base;
120 int ret;
122 if (section->address_space != &address_space_memory) {
123 abort();
126 /* Ignore events on regions that are not us */
127 if (section->mr != &opp->mem) {
128 return;
131 reg_base = section->offset_within_address_space;
133 attr.group = KVM_DEV_MPIC_GRP_MISC;
134 attr.attr = KVM_DEV_MPIC_BASE_ADDR;
135 attr.addr = (uint64_t)(unsigned long)&reg_base;
137 ret = ioctl(opp->fd, KVM_SET_DEVICE_ATTR, &attr);
138 if (ret < 0) {
139 fprintf(stderr, "%s: %s %" PRIx64 "\n", __func__,
140 strerror(errno), reg_base);
144 static void kvm_openpic_region_del(MemoryListener *listener,
145 MemoryRegionSection *section)
147 KVMOpenPICState *opp = container_of(listener, KVMOpenPICState,
148 mem_listener);
149 struct kvm_device_attr attr;
150 uint64_t reg_base = 0;
151 int ret;
153 /* Ignore events on regions that are not us */
154 if (section->mr != &opp->mem) {
155 return;
158 attr.group = KVM_DEV_MPIC_GRP_MISC;
159 attr.attr = KVM_DEV_MPIC_BASE_ADDR;
160 attr.addr = (uint64_t)(unsigned long)&reg_base;
162 ret = ioctl(opp->fd, KVM_SET_DEVICE_ATTR, &attr);
163 if (ret < 0) {
164 fprintf(stderr, "%s: %s %" PRIx64 "\n", __func__,
165 strerror(errno), reg_base);
169 static void kvm_openpic_init(Object *obj)
171 KVMOpenPICState *opp = KVM_OPENPIC(obj);
173 memory_region_init_io(&opp->mem, OBJECT(opp), &kvm_openpic_mem_ops, opp,
174 "kvm-openpic", 0x40000);
177 static void kvm_openpic_realize(DeviceState *dev, Error **errp)
179 SysBusDevice *d = SYS_BUS_DEVICE(dev);
180 KVMOpenPICState *opp = KVM_OPENPIC(dev);
181 KVMState *s = kvm_state;
182 int kvm_openpic_model;
183 struct kvm_create_device cd = {0};
184 int ret, i;
186 if (!kvm_check_extension(s, KVM_CAP_DEVICE_CTRL)) {
187 error_setg(errp, "Kernel is lacking Device Control API");
188 return;
191 switch (opp->model) {
192 case OPENPIC_MODEL_FSL_MPIC_20:
193 kvm_openpic_model = KVM_DEV_TYPE_FSL_MPIC_20;
194 break;
196 case OPENPIC_MODEL_FSL_MPIC_42:
197 kvm_openpic_model = KVM_DEV_TYPE_FSL_MPIC_42;
198 break;
200 default:
201 error_setg(errp, "Unsupported OpenPIC model %" PRIu32, opp->model);
202 return;
205 cd.type = kvm_openpic_model;
206 ret = kvm_vm_ioctl(s, KVM_CREATE_DEVICE, &cd);
207 if (ret < 0) {
208 error_setg(errp, "Can't create device %d: %s",
209 cd.type, strerror(errno));
210 return;
212 opp->fd = cd.fd;
214 sysbus_init_mmio(d, &opp->mem);
215 qdev_init_gpio_in(dev, kvm_openpic_set_irq, OPENPIC_MAX_IRQ);
217 opp->mem_listener.region_add = kvm_openpic_region_add;
218 opp->mem_listener.region_del = kvm_openpic_region_del;
219 memory_listener_register(&opp->mem_listener, &address_space_memory);
221 /* indicate pic capabilities */
222 msi_supported = true;
223 kvm_kernel_irqchip = true;
224 kvm_async_interrupts_allowed = true;
226 /* set up irq routing */
227 kvm_init_irq_routing(kvm_state);
228 for (i = 0; i < 256; ++i) {
229 kvm_irqchip_add_irq_route(kvm_state, i, 0, i);
232 kvm_irqfds_allowed = true;
233 kvm_msi_via_irqfd_allowed = true;
234 kvm_gsi_routing_allowed = true;
236 kvm_irqchip_commit_routes(s);
239 int kvm_openpic_connect_vcpu(DeviceState *d, CPUState *cs)
241 KVMOpenPICState *opp = KVM_OPENPIC(d);
243 return kvm_vcpu_enable_cap(cs, KVM_CAP_IRQ_MPIC, 0, opp->fd,
244 kvm_arch_vcpu_id(cs));
247 static Property kvm_openpic_properties[] = {
248 DEFINE_PROP_UINT32("model", KVMOpenPICState, model,
249 OPENPIC_MODEL_FSL_MPIC_20),
250 DEFINE_PROP_END_OF_LIST(),
253 static void kvm_openpic_class_init(ObjectClass *oc, void *data)
255 DeviceClass *dc = DEVICE_CLASS(oc);
257 dc->realize = kvm_openpic_realize;
258 dc->props = kvm_openpic_properties;
259 dc->reset = kvm_openpic_reset;
262 static const TypeInfo kvm_openpic_info = {
263 .name = TYPE_KVM_OPENPIC,
264 .parent = TYPE_SYS_BUS_DEVICE,
265 .instance_size = sizeof(KVMOpenPICState),
266 .instance_init = kvm_openpic_init,
267 .class_init = kvm_openpic_class_init,
270 static void kvm_openpic_register_types(void)
272 type_register_static(&kvm_openpic_info);
275 type_init(kvm_openpic_register_types)