2 * Copyright (c) 2013 Jean-Christophe Dubois <jcd@tribudubois.net>
4 * i.MX25 SOC emulation.
6 * Based on hw/arm/xlnx-zynqmp.c
8 * Copyright (C) 2015 Xilinx Inc
9 * Written by Peter Crosthwaite <peter.crosthwaite@xilinx.com>
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the
13 * Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
21 * You should have received a copy of the GNU General Public License along
22 * with this program; if not, see <http://www.gnu.org/licenses/>.
25 #include "qemu/osdep.h"
26 #include "hw/arm/fsl-imx25.h"
27 #include "sysemu/sysemu.h"
28 #include "exec/address-spaces.h"
29 #include "hw/boards.h"
30 #include "sysemu/char.h"
32 static void fsl_imx25_init(Object
*obj
)
34 FslIMX25State
*s
= FSL_IMX25(obj
);
37 object_initialize(&s
->cpu
, sizeof(s
->cpu
), "arm926-" TYPE_ARM_CPU
);
39 object_initialize(&s
->avic
, sizeof(s
->avic
), TYPE_IMX_AVIC
);
40 qdev_set_parent_bus(DEVICE(&s
->avic
), sysbus_get_default());
42 object_initialize(&s
->ccm
, sizeof(s
->ccm
), TYPE_IMX25_CCM
);
43 qdev_set_parent_bus(DEVICE(&s
->ccm
), sysbus_get_default());
45 for (i
= 0; i
< FSL_IMX25_NUM_UARTS
; i
++) {
46 object_initialize(&s
->uart
[i
], sizeof(s
->uart
[i
]), TYPE_IMX_SERIAL
);
47 qdev_set_parent_bus(DEVICE(&s
->uart
[i
]), sysbus_get_default());
50 for (i
= 0; i
< FSL_IMX25_NUM_GPTS
; i
++) {
51 object_initialize(&s
->gpt
[i
], sizeof(s
->gpt
[i
]), TYPE_IMX_GPT
);
52 qdev_set_parent_bus(DEVICE(&s
->gpt
[i
]), sysbus_get_default());
55 for (i
= 0; i
< FSL_IMX25_NUM_EPITS
; i
++) {
56 object_initialize(&s
->epit
[i
], sizeof(s
->epit
[i
]), TYPE_IMX_EPIT
);
57 qdev_set_parent_bus(DEVICE(&s
->epit
[i
]), sysbus_get_default());
60 object_initialize(&s
->fec
, sizeof(s
->fec
), TYPE_IMX_FEC
);
61 qdev_set_parent_bus(DEVICE(&s
->fec
), sysbus_get_default());
63 for (i
= 0; i
< FSL_IMX25_NUM_I2CS
; i
++) {
64 object_initialize(&s
->i2c
[i
], sizeof(s
->i2c
[i
]), TYPE_IMX_I2C
);
65 qdev_set_parent_bus(DEVICE(&s
->i2c
[i
]), sysbus_get_default());
68 for (i
= 0; i
< FSL_IMX25_NUM_GPIOS
; i
++) {
69 object_initialize(&s
->gpio
[i
], sizeof(s
->gpio
[i
]), TYPE_IMX_GPIO
);
70 qdev_set_parent_bus(DEVICE(&s
->gpio
[i
]), sysbus_get_default());
74 static void fsl_imx25_realize(DeviceState
*dev
, Error
**errp
)
76 FslIMX25State
*s
= FSL_IMX25(dev
);
80 object_property_set_bool(OBJECT(&s
->cpu
), true, "realized", &err
);
82 error_propagate(errp
, err
);
86 object_property_set_bool(OBJECT(&s
->avic
), true, "realized", &err
);
88 error_propagate(errp
, err
);
91 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->avic
), 0, FSL_IMX25_AVIC_ADDR
);
92 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->avic
), 0,
93 qdev_get_gpio_in(DEVICE(&s
->cpu
), ARM_CPU_IRQ
));
94 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->avic
), 1,
95 qdev_get_gpio_in(DEVICE(&s
->cpu
), ARM_CPU_FIQ
));
97 object_property_set_bool(OBJECT(&s
->ccm
), true, "realized", &err
);
99 error_propagate(errp
, err
);
102 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->ccm
), 0, FSL_IMX25_CCM_ADDR
);
104 /* Initialize all UARTs */
105 for (i
= 0; i
< FSL_IMX25_NUM_UARTS
; i
++) {
106 static const struct {
109 } serial_table
[FSL_IMX25_NUM_UARTS
] = {
110 { FSL_IMX25_UART1_ADDR
, FSL_IMX25_UART1_IRQ
},
111 { FSL_IMX25_UART2_ADDR
, FSL_IMX25_UART2_IRQ
},
112 { FSL_IMX25_UART3_ADDR
, FSL_IMX25_UART3_IRQ
},
113 { FSL_IMX25_UART4_ADDR
, FSL_IMX25_UART4_IRQ
},
114 { FSL_IMX25_UART5_ADDR
, FSL_IMX25_UART5_IRQ
}
117 if (i
< MAX_SERIAL_PORTS
) {
118 CharDriverState
*chr
;
124 snprintf(label
, sizeof(label
), "imx31.uart%d", i
);
125 chr
= qemu_chr_new(label
, "null", NULL
);
128 qdev_prop_set_chr(DEVICE(&s
->uart
[i
]), "chardev", chr
);
131 object_property_set_bool(OBJECT(&s
->uart
[i
]), true, "realized", &err
);
133 error_propagate(errp
, err
);
136 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->uart
[i
]), 0, serial_table
[i
].addr
);
137 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->uart
[i
]), 0,
138 qdev_get_gpio_in(DEVICE(&s
->avic
),
139 serial_table
[i
].irq
));
142 /* Initialize all GPT timers */
143 for (i
= 0; i
< FSL_IMX25_NUM_GPTS
; i
++) {
144 static const struct {
147 } gpt_table
[FSL_IMX25_NUM_GPTS
] = {
148 { FSL_IMX25_GPT1_ADDR
, FSL_IMX25_GPT1_IRQ
},
149 { FSL_IMX25_GPT2_ADDR
, FSL_IMX25_GPT2_IRQ
},
150 { FSL_IMX25_GPT3_ADDR
, FSL_IMX25_GPT3_IRQ
},
151 { FSL_IMX25_GPT4_ADDR
, FSL_IMX25_GPT4_IRQ
}
154 s
->gpt
[i
].ccm
= IMX_CCM(&s
->ccm
);
156 object_property_set_bool(OBJECT(&s
->gpt
[i
]), true, "realized", &err
);
158 error_propagate(errp
, err
);
161 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->gpt
[i
]), 0, gpt_table
[i
].addr
);
162 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->gpt
[i
]), 0,
163 qdev_get_gpio_in(DEVICE(&s
->avic
),
167 /* Initialize all EPIT timers */
168 for (i
= 0; i
< FSL_IMX25_NUM_EPITS
; i
++) {
169 static const struct {
172 } epit_table
[FSL_IMX25_NUM_EPITS
] = {
173 { FSL_IMX25_EPIT1_ADDR
, FSL_IMX25_EPIT1_IRQ
},
174 { FSL_IMX25_EPIT2_ADDR
, FSL_IMX25_EPIT2_IRQ
}
177 s
->epit
[i
].ccm
= IMX_CCM(&s
->ccm
);
179 object_property_set_bool(OBJECT(&s
->epit
[i
]), true, "realized", &err
);
181 error_propagate(errp
, err
);
184 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->epit
[i
]), 0, epit_table
[i
].addr
);
185 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->epit
[i
]), 0,
186 qdev_get_gpio_in(DEVICE(&s
->avic
),
190 qdev_set_nic_properties(DEVICE(&s
->fec
), &nd_table
[0]);
191 object_property_set_bool(OBJECT(&s
->fec
), true, "realized", &err
);
193 error_propagate(errp
, err
);
196 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->fec
), 0, FSL_IMX25_FEC_ADDR
);
197 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->fec
), 0,
198 qdev_get_gpio_in(DEVICE(&s
->avic
), FSL_IMX25_FEC_IRQ
));
201 /* Initialize all I2C */
202 for (i
= 0; i
< FSL_IMX25_NUM_I2CS
; i
++) {
203 static const struct {
206 } i2c_table
[FSL_IMX25_NUM_I2CS
] = {
207 { FSL_IMX25_I2C1_ADDR
, FSL_IMX25_I2C1_IRQ
},
208 { FSL_IMX25_I2C2_ADDR
, FSL_IMX25_I2C2_IRQ
},
209 { FSL_IMX25_I2C3_ADDR
, FSL_IMX25_I2C3_IRQ
}
212 object_property_set_bool(OBJECT(&s
->i2c
[i
]), true, "realized", &err
);
214 error_propagate(errp
, err
);
217 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->i2c
[i
]), 0, i2c_table
[i
].addr
);
218 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->i2c
[i
]), 0,
219 qdev_get_gpio_in(DEVICE(&s
->avic
),
223 /* Initialize all GPIOs */
224 for (i
= 0; i
< FSL_IMX25_NUM_GPIOS
; i
++) {
225 static const struct {
228 } gpio_table
[FSL_IMX25_NUM_GPIOS
] = {
229 { FSL_IMX25_GPIO1_ADDR
, FSL_IMX25_GPIO1_IRQ
},
230 { FSL_IMX25_GPIO2_ADDR
, FSL_IMX25_GPIO2_IRQ
},
231 { FSL_IMX25_GPIO3_ADDR
, FSL_IMX25_GPIO3_IRQ
},
232 { FSL_IMX25_GPIO4_ADDR
, FSL_IMX25_GPIO4_IRQ
}
235 object_property_set_bool(OBJECT(&s
->gpio
[i
]), true, "realized", &err
);
237 error_propagate(errp
, err
);
240 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->gpio
[i
]), 0, gpio_table
[i
].addr
);
241 /* Connect GPIO IRQ to PIC */
242 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->gpio
[i
]), 0,
243 qdev_get_gpio_in(DEVICE(&s
->avic
),
247 /* initialize 2 x 16 KB ROM */
248 memory_region_init_rom_device(&s
->rom
[0], NULL
, NULL
, NULL
,
249 "imx25.rom0", FSL_IMX25_ROM0_SIZE
, &err
);
251 error_propagate(errp
, err
);
254 memory_region_add_subregion(get_system_memory(), FSL_IMX25_ROM0_ADDR
,
256 memory_region_init_rom_device(&s
->rom
[1], NULL
, NULL
, NULL
,
257 "imx25.rom1", FSL_IMX25_ROM1_SIZE
, &err
);
259 error_propagate(errp
, err
);
262 memory_region_add_subregion(get_system_memory(), FSL_IMX25_ROM1_ADDR
,
265 /* initialize internal RAM (128 KB) */
266 memory_region_init_ram(&s
->iram
, NULL
, "imx25.iram", FSL_IMX25_IRAM_SIZE
,
269 error_propagate(errp
, err
);
272 memory_region_add_subregion(get_system_memory(), FSL_IMX25_IRAM_ADDR
,
274 vmstate_register_ram_global(&s
->iram
);
276 /* internal RAM (128 KB) is aliased over 128 MB - 128 KB */
277 memory_region_init_alias(&s
->iram_alias
, NULL
, "imx25.iram_alias",
278 &s
->iram
, 0, FSL_IMX25_IRAM_ALIAS_SIZE
);
279 memory_region_add_subregion(get_system_memory(), FSL_IMX25_IRAM_ALIAS_ADDR
,
283 static void fsl_imx25_class_init(ObjectClass
*oc
, void *data
)
285 DeviceClass
*dc
= DEVICE_CLASS(oc
);
287 dc
->realize
= fsl_imx25_realize
;
290 * Reason: creates an ARM CPU, thus use after free(), see
291 * arm_cpu_class_init()
293 dc
->cannot_destroy_with_object_finalize_yet
= true;
294 dc
->desc
= "i.MX25 SOC";
297 static const TypeInfo fsl_imx25_type_info
= {
298 .name
= TYPE_FSL_IMX25
,
299 .parent
= TYPE_DEVICE
,
300 .instance_size
= sizeof(FslIMX25State
),
301 .instance_init
= fsl_imx25_init
,
302 .class_init
= fsl_imx25_class_init
,
305 static void fsl_imx25_register_types(void)
307 type_register_static(&fsl_imx25_type_info
);
310 type_init(fsl_imx25_register_types
)