4 * Copyright (c) 2012 Chris Wulff <crwulff@gmail.com>
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2.1 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see
18 * <http://www.gnu.org/licenses/lgpl-2.1.html>
21 #include "qemu/osdep.h"
22 #include "qemu/module.h"
23 #include "qapi/error.h"
26 #include "exec/gdbstub.h"
27 #include "hw/qdev-properties.h"
29 static void nios2_cpu_set_pc(CPUState
*cs
, vaddr value
)
31 Nios2CPU
*cpu
= NIOS2_CPU(cs
);
32 CPUNios2State
*env
= &cpu
->env
;
34 env
->regs
[R_PC
] = value
;
37 static bool nios2_cpu_has_work(CPUState
*cs
)
39 return cs
->interrupt_request
& (CPU_INTERRUPT_HARD
| CPU_INTERRUPT_NMI
);
42 static void nios2_cpu_reset(DeviceState
*dev
)
44 CPUState
*cs
= CPU(dev
);
45 Nios2CPU
*cpu
= NIOS2_CPU(cs
);
46 Nios2CPUClass
*ncc
= NIOS2_CPU_GET_CLASS(cpu
);
47 CPUNios2State
*env
= &cpu
->env
;
49 if (qemu_loglevel_mask(CPU_LOG_RESET
)) {
50 qemu_log("CPU Reset (CPU %d)\n", cs
->cpu_index
);
54 ncc
->parent_reset(dev
);
56 memset(env
->regs
, 0, sizeof(uint32_t) * NUM_CORE_REGS
);
57 env
->regs
[R_PC
] = cpu
->reset_addr
;
59 #if defined(CONFIG_USER_ONLY)
60 /* Start in user mode with interrupts enabled. */
61 env
->regs
[CR_STATUS
] = CR_STATUS_U
| CR_STATUS_PIE
;
63 env
->regs
[CR_STATUS
] = 0;
67 #ifndef CONFIG_USER_ONLY
68 static void nios2_cpu_set_irq(void *opaque
, int irq
, int level
)
70 Nios2CPU
*cpu
= opaque
;
71 CPUNios2State
*env
= &cpu
->env
;
72 CPUState
*cs
= CPU(cpu
);
74 env
->regs
[CR_IPENDING
] = deposit32(env
->regs
[CR_IPENDING
], irq
, 1, !!level
);
76 env
->irq_pending
= env
->regs
[CR_IPENDING
] & env
->regs
[CR_IENABLE
];
78 if (env
->irq_pending
&& (env
->regs
[CR_STATUS
] & CR_STATUS_PIE
)) {
80 cpu_interrupt(cs
, CPU_INTERRUPT_HARD
);
81 } else if (!env
->irq_pending
) {
82 cpu_reset_interrupt(cs
, CPU_INTERRUPT_HARD
);
87 static void nios2_cpu_initfn(Object
*obj
)
89 Nios2CPU
*cpu
= NIOS2_CPU(obj
);
91 cpu_set_cpustate_pointers(cpu
);
93 #if !defined(CONFIG_USER_ONLY)
97 * These interrupt lines model the IIC (internal interrupt
98 * controller). QEMU does not currently support the EIC
99 * (external interrupt controller) -- if we did it would be
100 * a separate device in hw/intc with a custom interface to
101 * the CPU, and boards using it would not wire up these IRQ lines.
103 qdev_init_gpio_in_named(DEVICE(cpu
), nios2_cpu_set_irq
, "IRQ", 32);
107 static ObjectClass
*nios2_cpu_class_by_name(const char *cpu_model
)
109 return object_class_by_name(TYPE_NIOS2_CPU
);
112 static void nios2_cpu_realizefn(DeviceState
*dev
, Error
**errp
)
114 CPUState
*cs
= CPU(dev
);
115 Nios2CPUClass
*ncc
= NIOS2_CPU_GET_CLASS(dev
);
116 Error
*local_err
= NULL
;
118 cpu_exec_realizefn(cs
, &local_err
);
119 if (local_err
!= NULL
) {
120 error_propagate(errp
, local_err
);
127 ncc
->parent_realize(dev
, errp
);
130 static bool nios2_cpu_exec_interrupt(CPUState
*cs
, int interrupt_request
)
132 Nios2CPU
*cpu
= NIOS2_CPU(cs
);
133 CPUNios2State
*env
= &cpu
->env
;
135 if ((interrupt_request
& CPU_INTERRUPT_HARD
) &&
136 (env
->regs
[CR_STATUS
] & CR_STATUS_PIE
)) {
137 cs
->exception_index
= EXCP_IRQ
;
138 nios2_cpu_do_interrupt(cs
);
145 static void nios2_cpu_disas_set_info(CPUState
*cpu
, disassemble_info
*info
)
147 /* NOTE: NiosII R2 is not supported yet. */
148 info
->mach
= bfd_arch_nios2
;
149 #ifdef TARGET_WORDS_BIGENDIAN
150 info
->print_insn
= print_insn_big_nios2
;
152 info
->print_insn
= print_insn_little_nios2
;
156 static int nios2_cpu_gdb_read_register(CPUState
*cs
, GByteArray
*mem_buf
, int n
)
158 Nios2CPU
*cpu
= NIOS2_CPU(cs
);
159 CPUClass
*cc
= CPU_GET_CLASS(cs
);
160 CPUNios2State
*env
= &cpu
->env
;
162 if (n
> cc
->gdb_num_core_regs
) {
166 if (n
< 32) { /* GP regs */
167 return gdb_get_reg32(mem_buf
, env
->regs
[n
]);
168 } else if (n
== 32) { /* PC */
169 return gdb_get_reg32(mem_buf
, env
->regs
[R_PC
]);
170 } else if (n
< 49) { /* Status regs */
171 return gdb_get_reg32(mem_buf
, env
->regs
[n
- 1]);
178 static int nios2_cpu_gdb_write_register(CPUState
*cs
, uint8_t *mem_buf
, int n
)
180 Nios2CPU
*cpu
= NIOS2_CPU(cs
);
181 CPUClass
*cc
= CPU_GET_CLASS(cs
);
182 CPUNios2State
*env
= &cpu
->env
;
184 if (n
> cc
->gdb_num_core_regs
) {
188 if (n
< 32) { /* GP regs */
189 env
->regs
[n
] = ldl_p(mem_buf
);
190 } else if (n
== 32) { /* PC */
191 env
->regs
[R_PC
] = ldl_p(mem_buf
);
192 } else if (n
< 49) { /* Status regs */
193 env
->regs
[n
- 1] = ldl_p(mem_buf
);
199 static Property nios2_properties
[] = {
200 DEFINE_PROP_BOOL("mmu_present", Nios2CPU
, mmu_present
, true),
201 /* ALTR,pid-num-bits */
202 DEFINE_PROP_UINT32("mmu_pid_num_bits", Nios2CPU
, pid_num_bits
, 8),
203 /* ALTR,tlb-num-ways */
204 DEFINE_PROP_UINT32("mmu_tlb_num_ways", Nios2CPU
, tlb_num_ways
, 16),
205 /* ALTR,tlb-num-entries */
206 DEFINE_PROP_UINT32("mmu_pid_num_entries", Nios2CPU
, tlb_num_entries
, 256),
207 DEFINE_PROP_END_OF_LIST(),
210 #include "hw/core/tcg-cpu-ops.h"
212 static struct TCGCPUOps nios2_tcg_ops
= {
213 .initialize
= nios2_tcg_init
,
214 .cpu_exec_interrupt
= nios2_cpu_exec_interrupt
,
215 .tlb_fill
= nios2_cpu_tlb_fill
,
217 #ifndef CONFIG_USER_ONLY
218 .do_interrupt
= nios2_cpu_do_interrupt
,
219 .do_unaligned_access
= nios2_cpu_do_unaligned_access
,
220 #endif /* !CONFIG_USER_ONLY */
223 static void nios2_cpu_class_init(ObjectClass
*oc
, void *data
)
225 DeviceClass
*dc
= DEVICE_CLASS(oc
);
226 CPUClass
*cc
= CPU_CLASS(oc
);
227 Nios2CPUClass
*ncc
= NIOS2_CPU_CLASS(oc
);
229 device_class_set_parent_realize(dc
, nios2_cpu_realizefn
,
230 &ncc
->parent_realize
);
231 device_class_set_props(dc
, nios2_properties
);
232 device_class_set_parent_reset(dc
, nios2_cpu_reset
, &ncc
->parent_reset
);
234 cc
->class_by_name
= nios2_cpu_class_by_name
;
235 cc
->has_work
= nios2_cpu_has_work
;
236 cc
->dump_state
= nios2_cpu_dump_state
;
237 cc
->set_pc
= nios2_cpu_set_pc
;
238 cc
->disas_set_info
= nios2_cpu_disas_set_info
;
239 #ifndef CONFIG_USER_ONLY
240 cc
->get_phys_page_debug
= nios2_cpu_get_phys_page_debug
;
242 cc
->gdb_read_register
= nios2_cpu_gdb_read_register
;
243 cc
->gdb_write_register
= nios2_cpu_gdb_write_register
;
244 cc
->gdb_num_core_regs
= 49;
245 cc
->tcg_ops
= &nios2_tcg_ops
;
248 static const TypeInfo nios2_cpu_type_info
= {
249 .name
= TYPE_NIOS2_CPU
,
251 .instance_size
= sizeof(Nios2CPU
),
252 .instance_init
= nios2_cpu_initfn
,
253 .class_size
= sizeof(Nios2CPUClass
),
254 .class_init
= nios2_cpu_class_init
,
257 static void nios2_cpu_register_types(void)
259 type_register_static(&nios2_cpu_type_info
);
262 type_init(nios2_cpu_register_types
)