2 * QEMU PowerPC E500 embedded processors pci controller emulation
4 * Copyright (C) 2009 Freescale Semiconductor, Inc. All rights reserved.
6 * Author: Yu Liu, <yu.liu@freescale.com>
8 * This file is derived from hw/ppc4xx_pci.c,
9 * the copyright for that material belongs to the original owners.
11 * This is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
17 #include "qemu/osdep.h"
19 #include "hw/ppc/e500-ccsr.h"
20 #include "hw/qdev-properties.h"
21 #include "migration/vmstate.h"
22 #include "hw/pci/pci.h"
23 #include "hw/pci/pci_host.h"
24 #include "qemu/bswap.h"
25 #include "qemu/module.h"
26 #include "hw/pci-host/ppce500.h"
27 #include "qom/object.h"
30 #define pci_debug(fmt, ...) fprintf(stderr, fmt, ## __VA_ARGS__)
32 #define pci_debug(fmt, ...)
35 #define PCIE500_CFGADDR 0x0
36 #define PCIE500_CFGDATA 0x4
37 #define PCIE500_REG_BASE 0xC00
38 #define PCIE500_ALL_SIZE 0x1000
39 #define PCIE500_REG_SIZE (PCIE500_ALL_SIZE - PCIE500_REG_BASE)
41 #define PCIE500_PCI_IOLEN 0x10000ULL
43 #define PPCE500_PCI_CONFIG_ADDR 0x0
44 #define PPCE500_PCI_CONFIG_DATA 0x4
45 #define PPCE500_PCI_INTACK 0x8
47 #define PPCE500_PCI_OW1 (0xC20 - PCIE500_REG_BASE)
48 #define PPCE500_PCI_OW2 (0xC40 - PCIE500_REG_BASE)
49 #define PPCE500_PCI_OW3 (0xC60 - PCIE500_REG_BASE)
50 #define PPCE500_PCI_OW4 (0xC80 - PCIE500_REG_BASE)
51 #define PPCE500_PCI_IW3 (0xDA0 - PCIE500_REG_BASE)
52 #define PPCE500_PCI_IW2 (0xDC0 - PCIE500_REG_BASE)
53 #define PPCE500_PCI_IW1 (0xDE0 - PCIE500_REG_BASE)
55 #define PPCE500_PCI_GASKET_TIMR (0xE20 - PCIE500_REG_BASE)
58 #define PCI_POTEAR 0x4
59 #define PCI_POWBAR 0x8
60 #define PCI_POWAR 0x10
63 #define PCI_PIWBAR 0x8
64 #define PCI_PIWBEAR 0xC
65 #define PCI_PIWAR 0x10
67 #define PPCE500_PCI_NR_POBS 5
68 #define PPCE500_PCI_NR_PIBS 3
70 #define PIWAR_EN 0x80000000 /* Enable */
71 #define PIWAR_PF 0x20000000 /* prefetch */
72 #define PIWAR_TGI_LOCAL 0x00f00000 /* target - local memory */
73 #define PIWAR_READ_SNOOP 0x00050000
74 #define PIWAR_WRITE_SNOOP 0x00005000
75 #define PIWAR_SZ_MASK 0x0000003f
93 #define TYPE_PPC_E500_PCI_HOST_BRIDGE "e500-pcihost"
95 OBJECT_DECLARE_SIMPLE_TYPE(PPCE500PCIState
, PPC_E500_PCI_HOST_BRIDGE
)
97 struct PPCE500PCIState
{
98 PCIHostState parent_obj
;
100 struct pci_outbound pob
[PPCE500_PCI_NR_POBS
];
101 struct pci_inbound pib
[PPCE500_PCI_NR_PIBS
];
102 uint32_t gasket_time
;
103 qemu_irq irq
[PCI_NUM_PINS
];
104 uint32_t irq_num
[PCI_NUM_PINS
];
106 uint32_t first_pin_irq
;
110 MemoryRegion container
;
116 #define TYPE_PPC_E500_PCI_BRIDGE "e500-host-bridge"
117 OBJECT_DECLARE_SIMPLE_TYPE(PPCE500PCIBridgeState
, PPC_E500_PCI_BRIDGE
)
119 struct PPCE500PCIBridgeState
{
128 static uint64_t pci_reg_read4(void *opaque
, hwaddr addr
,
131 PPCE500PCIState
*pci
= opaque
;
139 case PPCE500_PCI_OW1
:
140 case PPCE500_PCI_OW2
:
141 case PPCE500_PCI_OW3
:
142 case PPCE500_PCI_OW4
:
143 idx
= (addr
>> 5) & 0x7;
144 switch (addr
& 0x1F) {
146 value
= pci
->pob
[idx
].potar
;
149 value
= pci
->pob
[idx
].potear
;
152 value
= pci
->pob
[idx
].powbar
;
155 value
= pci
->pob
[idx
].powar
;
162 case PPCE500_PCI_IW3
:
163 case PPCE500_PCI_IW2
:
164 case PPCE500_PCI_IW1
:
165 idx
= ((addr
>> 5) & 0x3) - 1;
166 switch (addr
& 0x1F) {
168 value
= pci
->pib
[idx
].pitar
;
171 value
= pci
->pib
[idx
].piwbar
;
174 value
= pci
->pib
[idx
].piwbear
;
177 value
= pci
->pib
[idx
].piwar
;
184 case PPCE500_PCI_GASKET_TIMR
:
185 value
= pci
->gasket_time
;
192 pci_debug("%s: win:%lx(addr:" TARGET_FMT_plx
") -> value:%x\n", __func__
,
198 static void e500_update_piw(PPCE500PCIState
*pci
, int idx
)
200 uint64_t tar
= ((uint64_t)pci
->pib
[idx
].pitar
) << 12;
201 uint64_t wbar
= ((uint64_t)pci
->pib
[idx
].piwbar
) << 12;
202 uint64_t war
= pci
->pib
[idx
].piwar
;
203 uint64_t size
= 2ULL << (war
& PIWAR_SZ_MASK
);
204 MemoryRegion
*address_space_mem
= get_system_memory();
205 MemoryRegion
*mem
= &pci
->pib
[idx
].mem
;
206 MemoryRegion
*bm
= &pci
->bm
;
209 if (memory_region_is_mapped(mem
)) {
210 /* Before we modify anything, unmap and destroy the region */
211 memory_region_del_subregion(bm
, mem
);
212 object_unparent(OBJECT(mem
));
215 if (!(war
& PIWAR_EN
)) {
216 /* Not enabled, nothing to do */
220 name
= g_strdup_printf("PCI Inbound Window %d", idx
);
221 memory_region_init_alias(mem
, OBJECT(pci
), name
, address_space_mem
, tar
,
223 memory_region_add_subregion_overlap(bm
, wbar
, mem
, -1);
226 pci_debug("%s: Added window of size=%#lx from PCI=%#lx to CPU=%#lx\n",
227 __func__
, size
, wbar
, tar
);
231 static void e500_update_pow(PPCE500PCIState
*pci
, int idx
)
233 uint64_t tar
= ((uint64_t)pci
->pob
[idx
].potar
) << 12;
234 uint64_t wbar
= ((uint64_t)pci
->pob
[idx
].powbar
) << 12;
235 uint64_t war
= pci
->pob
[idx
].powar
;
236 uint64_t size
= 2ULL << (war
& PIWAR_SZ_MASK
);
237 MemoryRegion
*mem
= &pci
->pob
[idx
].mem
;
238 MemoryRegion
*address_space_mem
= get_system_memory();
241 if (memory_region_is_mapped(mem
)) {
242 /* Before we modify anything, unmap and destroy the region */
243 memory_region_del_subregion(address_space_mem
, mem
);
244 object_unparent(OBJECT(mem
));
247 if (!(war
& PIWAR_EN
)) {
248 /* Not enabled, nothing to do */
252 name
= g_strdup_printf("PCI Outbound Window %d", idx
);
253 memory_region_init_alias(mem
, OBJECT(pci
), name
, &pci
->busmem
, tar
,
255 memory_region_add_subregion(address_space_mem
, wbar
, mem
);
258 pci_debug("%s: Added window of size=%#lx from CPU=%#lx to PCI=%#lx\n",
259 __func__
, size
, wbar
, tar
);
262 static void pci_reg_write4(void *opaque
, hwaddr addr
,
263 uint64_t value
, unsigned size
)
265 PPCE500PCIState
*pci
= opaque
;
271 pci_debug("%s: value:%x -> win:%lx(addr:" TARGET_FMT_plx
")\n",
272 __func__
, (unsigned)value
, win
, addr
);
275 case PPCE500_PCI_OW1
:
276 case PPCE500_PCI_OW2
:
277 case PPCE500_PCI_OW3
:
278 case PPCE500_PCI_OW4
:
279 idx
= (addr
>> 5) & 0x7;
280 switch (addr
& 0x1F) {
282 pci
->pob
[idx
].potar
= value
;
283 e500_update_pow(pci
, idx
);
286 pci
->pob
[idx
].potear
= value
;
287 e500_update_pow(pci
, idx
);
290 pci
->pob
[idx
].powbar
= value
;
291 e500_update_pow(pci
, idx
);
294 pci
->pob
[idx
].powar
= value
;
295 e500_update_pow(pci
, idx
);
302 case PPCE500_PCI_IW3
:
303 case PPCE500_PCI_IW2
:
304 case PPCE500_PCI_IW1
:
305 idx
= ((addr
>> 5) & 0x3) - 1;
306 switch (addr
& 0x1F) {
308 pci
->pib
[idx
].pitar
= value
;
309 e500_update_piw(pci
, idx
);
312 pci
->pib
[idx
].piwbar
= value
;
313 e500_update_piw(pci
, idx
);
316 pci
->pib
[idx
].piwbear
= value
;
317 e500_update_piw(pci
, idx
);
320 pci
->pib
[idx
].piwar
= value
;
321 e500_update_piw(pci
, idx
);
328 case PPCE500_PCI_GASKET_TIMR
:
329 pci
->gasket_time
= value
;
337 static const MemoryRegionOps e500_pci_reg_ops
= {
338 .read
= pci_reg_read4
,
339 .write
= pci_reg_write4
,
340 .endianness
= DEVICE_BIG_ENDIAN
,
343 static int mpc85xx_pci_map_irq(PCIDevice
*pci_dev
, int pin
)
345 int devno
= PCI_SLOT(pci_dev
->devfn
);
348 ret
= ppce500_pci_map_irq_slot(devno
, pin
);
350 pci_debug("%s: devfn %x irq %d -> %d devno:%x\n", __func__
,
351 pci_dev
->devfn
, pin
, ret
, devno
);
356 static void mpc85xx_pci_set_irq(void *opaque
, int pin
, int level
)
358 PPCE500PCIState
*s
= opaque
;
359 qemu_irq
*pic
= s
->irq
;
361 pci_debug("%s: PCI irq %d, level:%d\n", __func__
, pin
, level
);
363 qemu_set_irq(pic
[pin
], level
);
366 static PCIINTxRoute
e500_route_intx_pin_to_irq(void *opaque
, int pin
)
369 PPCE500PCIState
*s
= opaque
;
371 route
.mode
= PCI_INTX_ENABLED
;
372 route
.irq
= s
->irq_num
[pin
];
374 pci_debug("%s: PCI irq-pin = %d, irq_num= %d\n", __func__
, pin
, route
.irq
);
378 static const VMStateDescription vmstate_pci_outbound
= {
379 .name
= "pci_outbound",
381 .minimum_version_id
= 0,
382 .fields
= (VMStateField
[]) {
383 VMSTATE_UINT32(potar
, struct pci_outbound
),
384 VMSTATE_UINT32(potear
, struct pci_outbound
),
385 VMSTATE_UINT32(powbar
, struct pci_outbound
),
386 VMSTATE_UINT32(powar
, struct pci_outbound
),
387 VMSTATE_END_OF_LIST()
391 static const VMStateDescription vmstate_pci_inbound
= {
392 .name
= "pci_inbound",
394 .minimum_version_id
= 0,
395 .fields
= (VMStateField
[]) {
396 VMSTATE_UINT32(pitar
, struct pci_inbound
),
397 VMSTATE_UINT32(piwbar
, struct pci_inbound
),
398 VMSTATE_UINT32(piwbear
, struct pci_inbound
),
399 VMSTATE_UINT32(piwar
, struct pci_inbound
),
400 VMSTATE_END_OF_LIST()
404 static const VMStateDescription vmstate_ppce500_pci
= {
405 .name
= "ppce500_pci",
407 .minimum_version_id
= 1,
408 .fields
= (VMStateField
[]) {
409 VMSTATE_STRUCT_ARRAY(pob
, PPCE500PCIState
, PPCE500_PCI_NR_POBS
, 1,
410 vmstate_pci_outbound
, struct pci_outbound
),
411 VMSTATE_STRUCT_ARRAY(pib
, PPCE500PCIState
, PPCE500_PCI_NR_PIBS
, 1,
412 vmstate_pci_inbound
, struct pci_inbound
),
413 VMSTATE_UINT32(gasket_time
, PPCE500PCIState
),
414 VMSTATE_END_OF_LIST()
418 #include "exec/address-spaces.h"
420 static void e500_pcihost_bridge_realize(PCIDevice
*d
, Error
**errp
)
422 PPCE500PCIBridgeState
*b
= PPC_E500_PCI_BRIDGE(d
);
423 PPCE500CCSRState
*ccsr
= CCSR(container_get(qdev_get_machine(),
426 memory_region_init_alias(&b
->bar0
, OBJECT(ccsr
), "e500-pci-bar0", &ccsr
->ccsr_space
,
427 0, int128_get64(ccsr
->ccsr_space
.size
));
428 pci_register_bar(d
, 0, PCI_BASE_ADDRESS_SPACE_MEMORY
, &b
->bar0
);
431 static AddressSpace
*e500_pcihost_set_iommu(PCIBus
*bus
, void *opaque
,
434 PPCE500PCIState
*s
= opaque
;
439 static void e500_pcihost_realize(DeviceState
*dev
, Error
**errp
)
441 SysBusDevice
*sbd
= SYS_BUS_DEVICE(dev
);
447 h
= PCI_HOST_BRIDGE(dev
);
448 s
= PPC_E500_PCI_HOST_BRIDGE(dev
);
450 for (i
= 0; i
< ARRAY_SIZE(s
->irq
); i
++) {
451 sysbus_init_irq(sbd
, &s
->irq
[i
]);
454 for (i
= 0; i
< PCI_NUM_PINS
; i
++) {
455 s
->irq_num
[i
] = s
->first_pin_irq
+ i
;
458 memory_region_init(&s
->pio
, OBJECT(s
), "pci-pio", PCIE500_PCI_IOLEN
);
459 memory_region_init(&s
->busmem
, OBJECT(s
), "pci bus memory", UINT64_MAX
);
461 /* PIO lives at the bottom of our bus space */
462 memory_region_add_subregion_overlap(&s
->busmem
, 0, &s
->pio
, -2);
464 b
= pci_register_root_bus(dev
, NULL
, mpc85xx_pci_set_irq
,
465 mpc85xx_pci_map_irq
, s
, &s
->busmem
, &s
->pio
,
466 PCI_DEVFN(s
->first_slot
, 0), 4, TYPE_PCI_BUS
);
469 /* Set up PCI view of memory */
470 memory_region_init(&s
->bm
, OBJECT(s
), "bm-e500", UINT64_MAX
);
471 memory_region_add_subregion(&s
->bm
, 0x0, &s
->busmem
);
472 address_space_init(&s
->bm_as
, &s
->bm
, "pci-bm");
473 pci_setup_iommu(b
, e500_pcihost_set_iommu
, s
);
475 pci_create_simple(b
, 0, "e500-host-bridge");
477 memory_region_init(&s
->container
, OBJECT(h
), "pci-container", PCIE500_ALL_SIZE
);
478 memory_region_init_io(&h
->conf_mem
, OBJECT(h
), &pci_host_conf_be_ops
, h
,
480 memory_region_init_io(&h
->data_mem
, OBJECT(h
), &pci_host_data_le_ops
, h
,
482 memory_region_init_io(&s
->iomem
, OBJECT(s
), &e500_pci_reg_ops
, s
,
483 "pci.reg", PCIE500_REG_SIZE
);
484 memory_region_add_subregion(&s
->container
, PCIE500_CFGADDR
, &h
->conf_mem
);
485 memory_region_add_subregion(&s
->container
, PCIE500_CFGDATA
, &h
->data_mem
);
486 memory_region_add_subregion(&s
->container
, PCIE500_REG_BASE
, &s
->iomem
);
487 sysbus_init_mmio(sbd
, &s
->container
);
488 pci_bus_set_route_irq_fn(b
, e500_route_intx_pin_to_irq
);
491 static void e500_host_bridge_class_init(ObjectClass
*klass
, void *data
)
493 DeviceClass
*dc
= DEVICE_CLASS(klass
);
494 PCIDeviceClass
*k
= PCI_DEVICE_CLASS(klass
);
496 k
->realize
= e500_pcihost_bridge_realize
;
497 k
->vendor_id
= PCI_VENDOR_ID_FREESCALE
;
498 k
->device_id
= PCI_DEVICE_ID_MPC8533E
;
499 k
->class_id
= PCI_CLASS_PROCESSOR_POWERPC
;
500 dc
->desc
= "Host bridge";
502 * PCI-facing part of the host bridge, not usable without the
503 * host-facing part, which can't be device_add'ed, yet.
505 dc
->user_creatable
= false;
508 static const TypeInfo e500_host_bridge_info
= {
509 .name
= TYPE_PPC_E500_PCI_BRIDGE
,
510 .parent
= TYPE_PCI_DEVICE
,
511 .instance_size
= sizeof(PPCE500PCIBridgeState
),
512 .class_init
= e500_host_bridge_class_init
,
513 .interfaces
= (InterfaceInfo
[]) {
514 { INTERFACE_CONVENTIONAL_PCI_DEVICE
},
519 static Property pcihost_properties
[] = {
520 DEFINE_PROP_UINT32("first_slot", PPCE500PCIState
, first_slot
, 0x11),
521 DEFINE_PROP_UINT32("first_pin_irq", PPCE500PCIState
, first_pin_irq
, 0x1),
522 DEFINE_PROP_END_OF_LIST(),
525 static void e500_pcihost_class_init(ObjectClass
*klass
, void *data
)
527 DeviceClass
*dc
= DEVICE_CLASS(klass
);
529 dc
->realize
= e500_pcihost_realize
;
530 set_bit(DEVICE_CATEGORY_BRIDGE
, dc
->categories
);
531 device_class_set_props(dc
, pcihost_properties
);
532 dc
->vmsd
= &vmstate_ppce500_pci
;
535 static const TypeInfo e500_pcihost_info
= {
536 .name
= TYPE_PPC_E500_PCI_HOST_BRIDGE
,
537 .parent
= TYPE_PCI_HOST_BRIDGE
,
538 .instance_size
= sizeof(PPCE500PCIState
),
539 .class_init
= e500_pcihost_class_init
,
542 static void e500_pci_register_types(void)
544 type_register_static(&e500_pcihost_info
);
545 type_register_static(&e500_host_bridge_info
);
548 type_init(e500_pci_register_types
)