2 * TriCore emulation for qemu: main translation routines.
4 * Copyright (c) 2012-2014 Bastian Koppelmann C-Lab/University Paderborn
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2.1 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 #include "qemu/osdep.h"
21 #include "qapi/error.h"
23 #include "exec/exec-all.h"
24 #include "qemu/error-report.h"
25 #include "tcg/debug-assert.h"
27 static inline void set_feature(CPUTriCoreState
*env
, int feature
)
29 env
->features
|= 1ULL << feature
;
32 static const gchar
*tricore_gdb_arch_name(CPUState
*cs
)
37 static void tricore_cpu_set_pc(CPUState
*cs
, vaddr value
)
39 TriCoreCPU
*cpu
= TRICORE_CPU(cs
);
40 CPUTriCoreState
*env
= &cpu
->env
;
42 env
->PC
= value
& ~(target_ulong
)1;
45 static vaddr
tricore_cpu_get_pc(CPUState
*cs
)
47 TriCoreCPU
*cpu
= TRICORE_CPU(cs
);
48 CPUTriCoreState
*env
= &cpu
->env
;
53 static void tricore_cpu_synchronize_from_tb(CPUState
*cs
,
54 const TranslationBlock
*tb
)
56 TriCoreCPU
*cpu
= TRICORE_CPU(cs
);
57 CPUTriCoreState
*env
= &cpu
->env
;
59 tcg_debug_assert(!(cs
->tcg_cflags
& CF_PCREL
));
63 static void tricore_restore_state_to_opc(CPUState
*cs
,
64 const TranslationBlock
*tb
,
67 TriCoreCPU
*cpu
= TRICORE_CPU(cs
);
68 CPUTriCoreState
*env
= &cpu
->env
;
73 static void tricore_cpu_reset_hold(Object
*obj
)
75 CPUState
*s
= CPU(obj
);
76 TriCoreCPU
*cpu
= TRICORE_CPU(s
);
77 TriCoreCPUClass
*tcc
= TRICORE_CPU_GET_CLASS(cpu
);
78 CPUTriCoreState
*env
= &cpu
->env
;
80 if (tcc
->parent_phases
.hold
) {
81 tcc
->parent_phases
.hold(obj
);
87 static bool tricore_cpu_has_work(CPUState
*cs
)
92 static int tricore_cpu_mmu_index(CPUState
*cs
, bool ifetch
)
97 static void tricore_cpu_realizefn(DeviceState
*dev
, Error
**errp
)
99 CPUState
*cs
= CPU(dev
);
100 TriCoreCPU
*cpu
= TRICORE_CPU(dev
);
101 TriCoreCPUClass
*tcc
= TRICORE_CPU_GET_CLASS(dev
);
102 CPUTriCoreState
*env
= &cpu
->env
;
103 Error
*local_err
= NULL
;
105 cpu_exec_realizefn(cs
, &local_err
);
106 if (local_err
!= NULL
) {
107 error_propagate(errp
, local_err
);
111 /* Some features automatically imply others */
112 if (tricore_has_feature(env
, TRICORE_FEATURE_162
)) {
113 set_feature(env
, TRICORE_FEATURE_161
);
116 if (tricore_has_feature(env
, TRICORE_FEATURE_161
)) {
117 set_feature(env
, TRICORE_FEATURE_16
);
120 if (tricore_has_feature(env
, TRICORE_FEATURE_16
)) {
121 set_feature(env
, TRICORE_FEATURE_131
);
123 if (tricore_has_feature(env
, TRICORE_FEATURE_131
)) {
124 set_feature(env
, TRICORE_FEATURE_13
);
129 tcc
->parent_realize(dev
, errp
);
132 static ObjectClass
*tricore_cpu_class_by_name(const char *cpu_model
)
137 typename
= g_strdup_printf(TRICORE_CPU_TYPE_NAME("%s"), cpu_model
);
138 oc
= object_class_by_name(typename
);
144 static void tc1796_initfn(Object
*obj
)
146 TriCoreCPU
*cpu
= TRICORE_CPU(obj
);
148 set_feature(&cpu
->env
, TRICORE_FEATURE_13
);
151 static void tc1797_initfn(Object
*obj
)
153 TriCoreCPU
*cpu
= TRICORE_CPU(obj
);
155 set_feature(&cpu
->env
, TRICORE_FEATURE_131
);
158 static void tc27x_initfn(Object
*obj
)
160 TriCoreCPU
*cpu
= TRICORE_CPU(obj
);
162 set_feature(&cpu
->env
, TRICORE_FEATURE_161
);
165 static void tc37x_initfn(Object
*obj
)
167 TriCoreCPU
*cpu
= TRICORE_CPU(obj
);
169 set_feature(&cpu
->env
, TRICORE_FEATURE_162
);
173 #include "hw/core/sysemu-cpu-ops.h"
175 static const struct SysemuCPUOps tricore_sysemu_ops
= {
176 .get_phys_page_debug
= tricore_cpu_get_phys_page_debug
,
179 #include "hw/core/tcg-cpu-ops.h"
181 static const TCGCPUOps tricore_tcg_ops
= {
182 .initialize
= tricore_tcg_init
,
183 .synchronize_from_tb
= tricore_cpu_synchronize_from_tb
,
184 .restore_state_to_opc
= tricore_restore_state_to_opc
,
185 .tlb_fill
= tricore_cpu_tlb_fill
,
188 static void tricore_cpu_class_init(ObjectClass
*c
, void *data
)
190 TriCoreCPUClass
*mcc
= TRICORE_CPU_CLASS(c
);
191 CPUClass
*cc
= CPU_CLASS(c
);
192 DeviceClass
*dc
= DEVICE_CLASS(c
);
193 ResettableClass
*rc
= RESETTABLE_CLASS(c
);
195 device_class_set_parent_realize(dc
, tricore_cpu_realizefn
,
196 &mcc
->parent_realize
);
198 resettable_class_set_parent_phases(rc
, NULL
, tricore_cpu_reset_hold
, NULL
,
199 &mcc
->parent_phases
);
200 cc
->class_by_name
= tricore_cpu_class_by_name
;
201 cc
->has_work
= tricore_cpu_has_work
;
202 cc
->mmu_index
= tricore_cpu_mmu_index
;
204 cc
->gdb_read_register
= tricore_cpu_gdb_read_register
;
205 cc
->gdb_write_register
= tricore_cpu_gdb_write_register
;
206 cc
->gdb_num_core_regs
= 44;
207 cc
->gdb_arch_name
= tricore_gdb_arch_name
;
209 cc
->dump_state
= tricore_cpu_dump_state
;
210 cc
->set_pc
= tricore_cpu_set_pc
;
211 cc
->get_pc
= tricore_cpu_get_pc
;
212 cc
->sysemu_ops
= &tricore_sysemu_ops
;
213 cc
->tcg_ops
= &tricore_tcg_ops
;
216 #define DEFINE_TRICORE_CPU_TYPE(cpu_model, initfn) \
218 .parent = TYPE_TRICORE_CPU, \
219 .instance_init = initfn, \
220 .name = TRICORE_CPU_TYPE_NAME(cpu_model), \
223 static const TypeInfo tricore_cpu_type_infos
[] = {
225 .name
= TYPE_TRICORE_CPU
,
227 .instance_size
= sizeof(TriCoreCPU
),
228 .instance_align
= __alignof(TriCoreCPU
),
230 .class_size
= sizeof(TriCoreCPUClass
),
231 .class_init
= tricore_cpu_class_init
,
233 DEFINE_TRICORE_CPU_TYPE("tc1796", tc1796_initfn
),
234 DEFINE_TRICORE_CPU_TYPE("tc1797", tc1797_initfn
),
235 DEFINE_TRICORE_CPU_TYPE("tc27x", tc27x_initfn
),
236 DEFINE_TRICORE_CPU_TYPE("tc37x", tc37x_initfn
),
239 DEFINE_TYPES(tricore_cpu_type_infos
)