2 * Emulation of Allwinner EMAC Fast Ethernet controller and
3 * Realtek RTL8201CP PHY
5 * Copyright (C) 2014 Beniamino Galvani <b.galvani@gmail.com>
7 * This model is based on reverse-engineering of Linux kernel driver.
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
19 #include "hw/sysbus.h"
21 #include "qemu/fifo8.h"
22 #include "hw/net/allwinner_emac.h"
25 static uint8_t padding
[60];
27 static void mii_set_link(RTL8201CPState
*mii
, bool link_ok
)
30 mii
->bmsr
|= MII_BMSR_LINK_ST
| MII_BMSR_AN_COMP
;
31 mii
->anlpar
|= MII_ANAR_TXFD
| MII_ANAR_10FD
| MII_ANAR_10
|
34 mii
->bmsr
&= ~(MII_BMSR_LINK_ST
| MII_BMSR_AN_COMP
);
35 mii
->anlpar
= MII_ANAR_TX
;
39 static void mii_reset(RTL8201CPState
*mii
, bool link_ok
)
41 mii
->bmcr
= MII_BMCR_FD
| MII_BMCR_AUTOEN
| MII_BMCR_SPEED
;
42 mii
->bmsr
= MII_BMSR_100TX_FD
| MII_BMSR_100TX_HD
| MII_BMSR_10T_FD
|
43 MII_BMSR_10T_HD
| MII_BMSR_MFPS
| MII_BMSR_AUTONEG
;
44 mii
->anar
= MII_ANAR_TXFD
| MII_ANAR_TX
| MII_ANAR_10FD
| MII_ANAR_10
|
46 mii
->anlpar
= MII_ANAR_TX
;
48 mii_set_link(mii
, link_ok
);
51 static uint16_t RTL8201CP_mdio_read(AwEmacState
*s
, uint8_t addr
, uint8_t reg
)
53 RTL8201CPState
*mii
= &s
->mii
;
54 uint16_t ret
= 0xffff;
56 if (addr
== s
->phy_addr
) {
63 return RTL8201CP_PHYID1
;
65 return RTL8201CP_PHYID2
;
76 qemu_log_mask(LOG_UNIMP
,
77 "allwinner_emac: read from unimpl. mii reg 0x%x\n",
81 qemu_log_mask(LOG_GUEST_ERROR
,
82 "allwinner_emac: read from invalid mii reg 0x%x\n",
90 static void RTL8201CP_mdio_write(AwEmacState
*s
, uint8_t addr
, uint8_t reg
,
93 RTL8201CPState
*mii
= &s
->mii
;
96 if (addr
== s
->phy_addr
) {
99 if (value
& MII_BMCR_RESET
) {
100 nc
= qemu_get_queue(s
->nic
);
101 mii_reset(mii
, !nc
->link_down
);
114 qemu_log_mask(LOG_GUEST_ERROR
,
115 "allwinner_emac: write to read-only mii reg 0x%x\n",
123 qemu_log_mask(LOG_UNIMP
,
124 "allwinner_emac: write to unimpl. mii reg 0x%x\n",
128 qemu_log_mask(LOG_GUEST_ERROR
,
129 "allwinner_emac: write to invalid mii reg 0x%x\n",
135 static void aw_emac_update_irq(AwEmacState
*s
)
137 qemu_set_irq(s
->irq
, (s
->int_sta
& s
->int_ctl
) != 0);
140 static void aw_emac_tx_reset(AwEmacState
*s
, int chan
)
142 fifo8_reset(&s
->tx_fifo
[chan
]);
143 s
->tx_length
[chan
] = 0;
146 static void aw_emac_rx_reset(AwEmacState
*s
)
148 fifo8_reset(&s
->rx_fifo
);
149 s
->rx_num_packets
= 0;
150 s
->rx_packet_size
= 0;
151 s
->rx_packet_pos
= 0;
154 static void fifo8_push_word(Fifo8
*fifo
, uint32_t val
)
156 fifo8_push(fifo
, val
);
157 fifo8_push(fifo
, val
>> 8);
158 fifo8_push(fifo
, val
>> 16);
159 fifo8_push(fifo
, val
>> 24);
162 static uint32_t fifo8_pop_word(Fifo8
*fifo
)
166 ret
= fifo8_pop(fifo
);
167 ret
|= fifo8_pop(fifo
) << 8;
168 ret
|= fifo8_pop(fifo
) << 16;
169 ret
|= fifo8_pop(fifo
) << 24;
174 static int aw_emac_can_receive(NetClientState
*nc
)
176 AwEmacState
*s
= qemu_get_nic_opaque(nc
);
179 * To avoid packet drops, allow reception only when there is space
180 * for a full frame: 1522 + 8 (rx headers) + 2 (padding).
182 return (s
->ctl
& EMAC_CTL_RX_EN
) && (fifo8_num_free(&s
->rx_fifo
) >= 1532);
185 static ssize_t
aw_emac_receive(NetClientState
*nc
, const uint8_t *buf
,
188 AwEmacState
*s
= qemu_get_nic_opaque(nc
);
189 Fifo8
*fifo
= &s
->rx_fifo
;
190 size_t padded_size
, total_size
;
193 padded_size
= size
> 60 ? size
: 60;
194 total_size
= QEMU_ALIGN_UP(RX_HDR_SIZE
+ padded_size
+ CRC_SIZE
, 4);
196 if (!(s
->ctl
& EMAC_CTL_RX_EN
) || (fifo8_num_free(fifo
) < total_size
)) {
200 fifo8_push_word(fifo
, EMAC_UNDOCUMENTED_MAGIC
);
201 fifo8_push_word(fifo
, EMAC_RX_HEADER(padded_size
+ CRC_SIZE
,
202 EMAC_RX_IO_DATA_STATUS_OK
));
203 fifo8_push_all(fifo
, buf
, size
);
204 crc
= crc32(~0, buf
, size
);
206 if (padded_size
!= size
) {
207 fifo8_push_all(fifo
, padding
, padded_size
- size
);
208 crc
= crc32(crc
, padding
, padded_size
- size
);
211 fifo8_push_word(fifo
, crc
);
212 fifo8_push_all(fifo
, padding
, QEMU_ALIGN_UP(padded_size
, 4) - padded_size
);
215 s
->int_sta
|= EMAC_INT_RX
;
216 aw_emac_update_irq(s
);
221 static void aw_emac_reset(DeviceState
*dev
)
223 AwEmacState
*s
= AW_EMAC(dev
);
224 NetClientState
*nc
= qemu_get_queue(s
->nic
);
233 aw_emac_tx_reset(s
, 0);
234 aw_emac_tx_reset(s
, 1);
237 mii_reset(&s
->mii
, !nc
->link_down
);
240 static uint64_t aw_emac_read(void *opaque
, hwaddr offset
, unsigned size
)
242 AwEmacState
*s
= opaque
;
243 Fifo8
*fifo
= &s
->rx_fifo
;
250 case EMAC_TX_MODE_REG
:
252 case EMAC_TX_INS_REG
:
253 return s
->tx_channel
;
254 case EMAC_RX_CTL_REG
:
256 case EMAC_RX_IO_DATA_REG
:
257 if (!s
->rx_num_packets
) {
258 qemu_log_mask(LOG_GUEST_ERROR
,
259 "Read IO data register when no packet available");
263 ret
= fifo8_pop_word(fifo
);
265 switch (s
->rx_packet_pos
) {
266 case 0: /* Word is magic header */
267 s
->rx_packet_pos
+= 4;
269 case 4: /* Word is rx info header */
270 s
->rx_packet_pos
+= 4;
271 s
->rx_packet_size
= QEMU_ALIGN_UP(extract32(ret
, 0, 16), 4);
273 default: /* Word is packet data */
274 s
->rx_packet_pos
+= 4;
275 s
->rx_packet_size
-= 4;
277 if (!s
->rx_packet_size
) {
278 s
->rx_packet_pos
= 0;
280 nc
= qemu_get_queue(s
->nic
);
281 if (aw_emac_can_receive(nc
)) {
282 qemu_flush_queued_packets(nc
);
287 case EMAC_RX_FBC_REG
:
288 return s
->rx_num_packets
;
289 case EMAC_INT_CTL_REG
:
291 case EMAC_INT_STA_REG
:
293 case EMAC_MAC_MRDD_REG
:
294 return RTL8201CP_mdio_read(s
,
295 extract32(s
->phy_target
, PHY_ADDR_SHIFT
, 8),
296 extract32(s
->phy_target
, PHY_REG_SHIFT
, 8));
298 qemu_log_mask(LOG_UNIMP
,
299 "allwinner_emac: read access to unknown register 0x"
300 TARGET_FMT_plx
"\n", offset
);
307 static void aw_emac_write(void *opaque
, hwaddr offset
, uint64_t value
,
310 AwEmacState
*s
= opaque
;
312 NetClientState
*nc
= qemu_get_queue(s
->nic
);
317 if (value
& EMAC_CTL_RESET
) {
318 aw_emac_reset(DEVICE(s
));
319 value
&= ~EMAC_CTL_RESET
;
322 if (aw_emac_can_receive(nc
)) {
323 qemu_flush_queued_packets(nc
);
326 case EMAC_TX_MODE_REG
:
329 case EMAC_TX_CTL0_REG
:
330 case EMAC_TX_CTL1_REG
:
331 chan
= (offset
== EMAC_TX_CTL0_REG
? 0 : 1);
332 if ((value
& 1) && (s
->ctl
& EMAC_CTL_TX_EN
)) {
336 fifo
= &s
->tx_fifo
[chan
];
337 len
= s
->tx_length
[chan
];
339 if (len
> fifo8_num_used(fifo
)) {
340 len
= fifo8_num_used(fifo
);
341 qemu_log_mask(LOG_GUEST_ERROR
,
342 "allwinner_emac: TX length > fifo data length\n");
345 data
= fifo8_pop_buf(fifo
, len
, &ret
);
346 qemu_send_packet(nc
, data
, ret
);
347 aw_emac_tx_reset(s
, chan
);
348 /* Raise TX interrupt */
349 s
->int_sta
|= EMAC_INT_TX_CHAN(chan
);
350 aw_emac_update_irq(s
);
354 case EMAC_TX_INS_REG
:
355 s
->tx_channel
= value
< NUM_TX_FIFOS
? value
: 0;
357 case EMAC_TX_PL0_REG
:
358 case EMAC_TX_PL1_REG
:
359 chan
= (offset
== EMAC_TX_PL0_REG
? 0 : 1);
360 if (value
> TX_FIFO_SIZE
) {
361 qemu_log_mask(LOG_GUEST_ERROR
,
362 "allwinner_emac: invalid TX frame length %d\n",
364 value
= TX_FIFO_SIZE
;
366 s
->tx_length
[chan
] = value
;
368 case EMAC_TX_IO_DATA_REG
:
369 fifo
= &s
->tx_fifo
[s
->tx_channel
];
370 if (fifo8_num_free(fifo
) < 4) {
371 qemu_log_mask(LOG_GUEST_ERROR
,
372 "allwinner_emac: TX data overruns fifo\n");
375 fifo8_push_word(fifo
, value
);
377 case EMAC_RX_CTL_REG
:
380 case EMAC_RX_FBC_REG
:
385 case EMAC_INT_CTL_REG
:
387 aw_emac_update_irq(s
);
389 case EMAC_INT_STA_REG
:
390 s
->int_sta
&= ~value
;
391 aw_emac_update_irq(s
);
393 case EMAC_MAC_MADR_REG
:
394 s
->phy_target
= value
;
396 case EMAC_MAC_MWTD_REG
:
397 RTL8201CP_mdio_write(s
, extract32(s
->phy_target
, PHY_ADDR_SHIFT
, 8),
398 extract32(s
->phy_target
, PHY_REG_SHIFT
, 8), value
);
401 qemu_log_mask(LOG_UNIMP
,
402 "allwinner_emac: write access to unknown register 0x"
403 TARGET_FMT_plx
"\n", offset
);
407 static void aw_emac_set_link(NetClientState
*nc
)
409 AwEmacState
*s
= qemu_get_nic_opaque(nc
);
411 mii_set_link(&s
->mii
, !nc
->link_down
);
414 static const MemoryRegionOps aw_emac_mem_ops
= {
415 .read
= aw_emac_read
,
416 .write
= aw_emac_write
,
417 .endianness
= DEVICE_NATIVE_ENDIAN
,
419 .min_access_size
= 4,
420 .max_access_size
= 4,
424 static NetClientInfo net_aw_emac_info
= {
425 .type
= NET_CLIENT_OPTIONS_KIND_NIC
,
426 .size
= sizeof(NICState
),
427 .can_receive
= aw_emac_can_receive
,
428 .receive
= aw_emac_receive
,
429 .link_status_changed
= aw_emac_set_link
,
432 static void aw_emac_init(Object
*obj
)
434 SysBusDevice
*sbd
= SYS_BUS_DEVICE(obj
);
435 AwEmacState
*s
= AW_EMAC(obj
);
437 memory_region_init_io(&s
->iomem
, OBJECT(s
), &aw_emac_mem_ops
, s
,
439 sysbus_init_mmio(sbd
, &s
->iomem
);
440 sysbus_init_irq(sbd
, &s
->irq
);
443 static void aw_emac_realize(DeviceState
*dev
, Error
**errp
)
445 AwEmacState
*s
= AW_EMAC(dev
);
447 qemu_macaddr_default_if_unset(&s
->conf
.macaddr
);
448 s
->nic
= qemu_new_nic(&net_aw_emac_info
, &s
->conf
,
449 object_get_typename(OBJECT(dev
)), dev
->id
, s
);
450 qemu_format_nic_info_str(qemu_get_queue(s
->nic
), s
->conf
.macaddr
.a
);
452 fifo8_create(&s
->rx_fifo
, RX_FIFO_SIZE
);
453 fifo8_create(&s
->tx_fifo
[0], TX_FIFO_SIZE
);
454 fifo8_create(&s
->tx_fifo
[1], TX_FIFO_SIZE
);
457 static Property aw_emac_properties
[] = {
458 DEFINE_NIC_PROPERTIES(AwEmacState
, conf
),
459 DEFINE_PROP_UINT8("phy-addr", AwEmacState
, phy_addr
, 0),
460 DEFINE_PROP_END_OF_LIST(),
463 static const VMStateDescription vmstate_mii
= {
466 .minimum_version_id
= 1,
467 .fields
= (VMStateField
[]) {
468 VMSTATE_UINT16(bmcr
, RTL8201CPState
),
469 VMSTATE_UINT16(bmsr
, RTL8201CPState
),
470 VMSTATE_UINT16(anar
, RTL8201CPState
),
471 VMSTATE_UINT16(anlpar
, RTL8201CPState
),
472 VMSTATE_END_OF_LIST()
476 static int aw_emac_post_load(void *opaque
, int version_id
)
478 AwEmacState
*s
= opaque
;
480 aw_emac_set_link(qemu_get_queue(s
->nic
));
485 static const VMStateDescription vmstate_aw_emac
= {
486 .name
= "allwinner_emac",
488 .minimum_version_id
= 1,
489 .post_load
= aw_emac_post_load
,
490 .fields
= (VMStateField
[]) {
491 VMSTATE_STRUCT(mii
, AwEmacState
, 1, vmstate_mii
, RTL8201CPState
),
492 VMSTATE_UINT32(ctl
, AwEmacState
),
493 VMSTATE_UINT32(tx_mode
, AwEmacState
),
494 VMSTATE_UINT32(rx_ctl
, AwEmacState
),
495 VMSTATE_UINT32(int_ctl
, AwEmacState
),
496 VMSTATE_UINT32(int_sta
, AwEmacState
),
497 VMSTATE_UINT32(phy_target
, AwEmacState
),
498 VMSTATE_FIFO8(rx_fifo
, AwEmacState
),
499 VMSTATE_UINT32(rx_num_packets
, AwEmacState
),
500 VMSTATE_UINT32(rx_packet_size
, AwEmacState
),
501 VMSTATE_UINT32(rx_packet_pos
, AwEmacState
),
502 VMSTATE_STRUCT_ARRAY(tx_fifo
, AwEmacState
, NUM_TX_FIFOS
, 1,
503 vmstate_fifo8
, Fifo8
),
504 VMSTATE_UINT32_ARRAY(tx_length
, AwEmacState
, NUM_TX_FIFOS
),
505 VMSTATE_UINT32(tx_channel
, AwEmacState
),
506 VMSTATE_END_OF_LIST()
510 static void aw_emac_class_init(ObjectClass
*klass
, void *data
)
512 DeviceClass
*dc
= DEVICE_CLASS(klass
);
514 dc
->realize
= aw_emac_realize
;
515 dc
->props
= aw_emac_properties
;
516 dc
->reset
= aw_emac_reset
;
517 dc
->vmsd
= &vmstate_aw_emac
;
520 static const TypeInfo aw_emac_info
= {
521 .name
= TYPE_AW_EMAC
,
522 .parent
= TYPE_SYS_BUS_DEVICE
,
523 .instance_size
= sizeof(AwEmacState
),
524 .instance_init
= aw_emac_init
,
525 .class_init
= aw_emac_class_init
,
528 static void aw_emac_register_types(void)
530 type_register_static(&aw_emac_info
);
533 type_init(aw_emac_register_types
)