3 #include "qemu-timer.h"
5 #define TIMER_FREQ 100 * 1000 * 1000
7 /* XXX: do not use a global */
8 uint32_t cpu_mips_get_random (CPUState
*env
)
10 static uint32_t lfsr
= 1;
11 static uint32_t prev_idx
= 0;
13 /* Don't return same value twice, so get another value */
15 lfsr
= (lfsr
>> 1) ^ (-(lfsr
& 1u) & 0xd0000001u
);
16 idx
= lfsr
% (env
->tlb
->nb_tlb
- env
->CP0_Wired
) + env
->CP0_Wired
;
17 } while (idx
== prev_idx
);
23 uint32_t cpu_mips_get_count (CPUState
*env
)
25 if (env
->CP0_Cause
& (1 << CP0Ca_DC
))
26 return env
->CP0_Count
;
28 return env
->CP0_Count
+
29 (uint32_t)muldiv64(qemu_get_clock(vm_clock
),
30 TIMER_FREQ
, get_ticks_per_sec());
33 static void cpu_mips_timer_update(CPUState
*env
)
38 now
= qemu_get_clock(vm_clock
);
39 wait
= env
->CP0_Compare
- env
->CP0_Count
-
40 (uint32_t)muldiv64(now
, TIMER_FREQ
, get_ticks_per_sec());
41 next
= now
+ muldiv64(wait
, get_ticks_per_sec(), TIMER_FREQ
);
42 qemu_mod_timer(env
->timer
, next
);
45 void cpu_mips_store_count (CPUState
*env
, uint32_t count
)
47 if (env
->CP0_Cause
& (1 << CP0Ca_DC
))
48 env
->CP0_Count
= count
;
50 /* Store new count register */
52 count
- (uint32_t)muldiv64(qemu_get_clock(vm_clock
),
53 TIMER_FREQ
, get_ticks_per_sec());
54 /* Update timer timer */
55 cpu_mips_timer_update(env
);
59 void cpu_mips_store_compare (CPUState
*env
, uint32_t value
)
61 env
->CP0_Compare
= value
;
62 if (!(env
->CP0_Cause
& (1 << CP0Ca_DC
)))
63 cpu_mips_timer_update(env
);
64 if (env
->insn_flags
& ISA_MIPS32R2
)
65 env
->CP0_Cause
&= ~(1 << CP0Ca_TI
);
66 qemu_irq_lower(env
->irq
[(env
->CP0_IntCtl
>> CP0IntCtl_IPTI
) & 0x7]);
69 void cpu_mips_start_count(CPUState
*env
)
71 cpu_mips_store_count(env
, env
->CP0_Count
);
74 void cpu_mips_stop_count(CPUState
*env
)
76 /* Store the current value */
77 env
->CP0_Count
+= (uint32_t)muldiv64(qemu_get_clock(vm_clock
),
78 TIMER_FREQ
, get_ticks_per_sec());
81 static void mips_timer_cb (void *opaque
)
87 qemu_log("%s\n", __func__
);
90 if (env
->CP0_Cause
& (1 << CP0Ca_DC
))
93 /* ??? This callback should occur when the counter is exactly equal to
94 the comparator value. Offset the count by one to avoid immediately
95 retriggering the callback before any virtual time has passed. */
97 cpu_mips_timer_update(env
);
99 if (env
->insn_flags
& ISA_MIPS32R2
)
100 env
->CP0_Cause
|= 1 << CP0Ca_TI
;
101 qemu_irq_raise(env
->irq
[(env
->CP0_IntCtl
>> CP0IntCtl_IPTI
) & 0x7]);
104 void cpu_mips_clock_init (CPUState
*env
)
106 env
->timer
= qemu_new_timer(vm_clock
, &mips_timer_cb
, env
);
107 env
->CP0_Compare
= 0;
108 cpu_mips_store_count(env
, 1);