2 * GICv2m extension for MSI/MSI-x support with a GICv2-based system
4 * Copyright (C) 2015 Linaro, All rights reserved.
6 * Author: Christoffer Dall <christoffer.dall@linaro.org>
8 * This library is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU Lesser General Public
10 * License as published by the Free Software Foundation; either
11 * version 2 of the License, or (at your option) any later version.
13 * This library is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * Lesser General Public License for more details.
18 * You should have received a copy of the GNU Lesser General Public
19 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
22 /* This file implements an emulated GICv2m widget as described in the ARM
23 * Server Base System Architecture (SBSA) specification Version 2.2
24 * (ARM-DEN-0029 v2.2) pages 35-39 without any optional implementation defined
25 * identification registers and with a single non-secure MSI register frame.
28 #include "qemu/osdep.h"
29 #include "qapi/error.h"
30 #include "hw/sysbus.h"
31 #include "hw/pci/msi.h"
32 #include "sysemu/kvm.h"
35 #define TYPE_ARM_GICV2M "arm-gicv2m"
36 #define ARM_GICV2M(obj) OBJECT_CHECK(ARMGICv2mState, (obj), TYPE_ARM_GICV2M)
38 #define GICV2M_NUM_SPI_MAX 128
40 #define V2M_MSI_TYPER 0x008
41 #define V2M_MSI_SETSPI_NS 0x040
42 #define V2M_MSI_IIDR 0xFCC
43 #define V2M_IIDR0 0xFD0
44 #define V2M_IIDR11 0xFFC
46 #define PRODUCT_ID_QEMU 0x51 /* ASCII code Q */
48 typedef struct ARMGICv2mState
{
49 SysBusDevice parent_obj
;
52 qemu_irq spi
[GICV2M_NUM_SPI_MAX
];
58 static void gicv2m_set_irq(void *opaque
, int irq
)
60 ARMGICv2mState
*s
= (ARMGICv2mState
*)opaque
;
62 qemu_irq_pulse(s
->spi
[irq
]);
65 static uint64_t gicv2m_read(void *opaque
, hwaddr offset
,
68 ARMGICv2mState
*s
= (ARMGICv2mState
*)opaque
;
72 qemu_log_mask(LOG_GUEST_ERROR
, "gicv2m_read: bad size %u\n", size
);
78 val
= (s
->base_spi
+ 32) << 16;
82 /* We don't have any valid implementor so we leave that field as zero
83 * and we return 0 in the arch revision as per the spec.
85 return (PRODUCT_ID_QEMU
<< 20);
86 case V2M_IIDR0
... V2M_IIDR11
:
87 /* We do not implement any optional identification registers and the
88 * mandatory MSI_PIDR2 register reads as 0x0, so we capture all
89 * implementation defined registers here.
93 qemu_log_mask(LOG_GUEST_ERROR
,
94 "gicv2m_read: Bad offset %x\n", (int)offset
);
99 static void gicv2m_write(void *opaque
, hwaddr offset
,
100 uint64_t value
, unsigned size
)
102 ARMGICv2mState
*s
= (ARMGICv2mState
*)opaque
;
104 if (size
!= 2 && size
!= 4) {
105 qemu_log_mask(LOG_GUEST_ERROR
, "gicv2m_write: bad size %u\n", size
);
110 case V2M_MSI_SETSPI_NS
: {
113 spi
= (value
& 0x3ff) - (s
->base_spi
+ 32);
114 if (spi
>= 0 && spi
< s
->num_spi
) {
115 gicv2m_set_irq(s
, spi
);
120 qemu_log_mask(LOG_GUEST_ERROR
,
121 "gicv2m_write: Bad offset %x\n", (int)offset
);
125 static const MemoryRegionOps gicv2m_ops
= {
127 .write
= gicv2m_write
,
128 .endianness
= DEVICE_LITTLE_ENDIAN
,
131 static void gicv2m_realize(DeviceState
*dev
, Error
**errp
)
133 ARMGICv2mState
*s
= ARM_GICV2M(dev
);
136 if (s
->num_spi
> GICV2M_NUM_SPI_MAX
) {
138 "requested %u SPIs exceeds GICv2m frame maximum %d",
139 s
->num_spi
, GICV2M_NUM_SPI_MAX
);
143 if (s
->base_spi
+ 32 > 1020 - s
->num_spi
) {
145 "requested base SPI %u+%u exceeds max. number 1020",
146 s
->base_spi
+ 32, s
->num_spi
);
150 for (i
= 0; i
< s
->num_spi
; i
++) {
151 sysbus_init_irq(SYS_BUS_DEVICE(dev
), &s
->spi
[i
]);
154 msi_nonbroken
= true;
155 kvm_gsi_direct_mapping
= true;
156 kvm_msi_via_irqfd_allowed
= kvm_irqfds_enabled();
159 static void gicv2m_init(Object
*obj
)
161 SysBusDevice
*sbd
= SYS_BUS_DEVICE(obj
);
162 ARMGICv2mState
*s
= ARM_GICV2M(obj
);
164 memory_region_init_io(&s
->iomem
, OBJECT(s
), &gicv2m_ops
, s
,
166 sysbus_init_mmio(sbd
, &s
->iomem
);
169 static Property gicv2m_properties
[] = {
170 DEFINE_PROP_UINT32("base-spi", ARMGICv2mState
, base_spi
, 0),
171 DEFINE_PROP_UINT32("num-spi", ARMGICv2mState
, num_spi
, 64),
172 DEFINE_PROP_END_OF_LIST(),
175 static void gicv2m_class_init(ObjectClass
*klass
, void *data
)
177 DeviceClass
*dc
= DEVICE_CLASS(klass
);
179 dc
->props
= gicv2m_properties
;
180 dc
->realize
= gicv2m_realize
;
183 static const TypeInfo gicv2m_info
= {
184 .name
= TYPE_ARM_GICV2M
,
185 .parent
= TYPE_SYS_BUS_DEVICE
,
186 .instance_size
= sizeof(ARMGICv2mState
),
187 .instance_init
= gicv2m_init
,
188 .class_init
= gicv2m_class_init
,
191 static void gicv2m_register_types(void)
193 type_register_static(&gicv2m_info
);
196 type_init(gicv2m_register_types
)