vnc: windup keypad keys for qemu console emulation
[qemu/hppa.git] / hw / pc.c
blob07b75f38cfaf6eb28287c1c4591765fcfa386ca5
1 /*
2 * QEMU PC System Emulator
4 * Copyright (c) 2003-2004 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
24 #include "hw.h"
25 #include "pc.h"
26 #include "fdc.h"
27 #include "pci.h"
28 #include "block.h"
29 #include "sysemu.h"
30 #include "audio/audio.h"
31 #include "net.h"
32 #include "smbus.h"
33 #include "boards.h"
34 #include "monitor.h"
35 #include "fw_cfg.h"
36 #include "virtio-blk.h"
37 #include "virtio-balloon.h"
38 #include "virtio-console.h"
39 #include "hpet_emul.h"
40 #include "smbios.h"
42 /* output Bochs bios info messages */
43 //#define DEBUG_BIOS
45 #define BIOS_FILENAME "bios.bin"
46 #define VGABIOS_FILENAME "vgabios.bin"
47 #define VGABIOS_CIRRUS_FILENAME "vgabios-cirrus.bin"
49 #define PC_MAX_BIOS_SIZE (4 * 1024 * 1024)
51 /* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables. */
52 #define ACPI_DATA_SIZE 0x10000
53 #define BIOS_CFG_IOPORT 0x510
54 #define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
55 #define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
57 #define MAX_IDE_BUS 2
59 static fdctrl_t *floppy_controller;
60 static RTCState *rtc_state;
61 static PITState *pit;
62 static IOAPICState *ioapic;
63 static PCIDevice *i440fx_state;
65 static void ioport80_write(void *opaque, uint32_t addr, uint32_t data)
69 /* MSDOS compatibility mode FPU exception support */
70 static qemu_irq ferr_irq;
71 /* XXX: add IGNNE support */
72 void cpu_set_ferr(CPUX86State *s)
74 qemu_irq_raise(ferr_irq);
77 static void ioportF0_write(void *opaque, uint32_t addr, uint32_t data)
79 qemu_irq_lower(ferr_irq);
82 /* TSC handling */
83 uint64_t cpu_get_tsc(CPUX86State *env)
85 /* Note: when using kqemu, it is more logical to return the host TSC
86 because kqemu does not trap the RDTSC instruction for
87 performance reasons */
88 #ifdef CONFIG_KQEMU
89 if (env->kqemu_enabled) {
90 return cpu_get_real_ticks();
91 } else
92 #endif
94 return cpu_get_ticks();
98 /* SMM support */
99 void cpu_smm_update(CPUState *env)
101 if (i440fx_state && env == first_cpu)
102 i440fx_set_smm(i440fx_state, (env->hflags >> HF_SMM_SHIFT) & 1);
106 /* IRQ handling */
107 int cpu_get_pic_interrupt(CPUState *env)
109 int intno;
111 intno = apic_get_interrupt(env);
112 if (intno >= 0) {
113 /* set irq request if a PIC irq is still pending */
114 /* XXX: improve that */
115 pic_update_irq(isa_pic);
116 return intno;
118 /* read the irq from the PIC */
119 if (!apic_accept_pic_intr(env))
120 return -1;
122 intno = pic_read_irq(isa_pic);
123 return intno;
126 static void pic_irq_request(void *opaque, int irq, int level)
128 CPUState *env = first_cpu;
130 if (env->apic_state) {
131 while (env) {
132 if (apic_accept_pic_intr(env))
133 apic_deliver_pic_intr(env, level);
134 env = env->next_cpu;
136 } else {
137 if (level)
138 cpu_interrupt(env, CPU_INTERRUPT_HARD);
139 else
140 cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
144 /* PC cmos mappings */
146 #define REG_EQUIPMENT_BYTE 0x14
148 static int cmos_get_fd_drive_type(int fd0)
150 int val;
152 switch (fd0) {
153 case 0:
154 /* 1.44 Mb 3"5 drive */
155 val = 4;
156 break;
157 case 1:
158 /* 2.88 Mb 3"5 drive */
159 val = 5;
160 break;
161 case 2:
162 /* 1.2 Mb 5"5 drive */
163 val = 2;
164 break;
165 default:
166 val = 0;
167 break;
169 return val;
172 static void cmos_init_hd(int type_ofs, int info_ofs, BlockDriverState *hd)
174 RTCState *s = rtc_state;
175 int cylinders, heads, sectors;
176 bdrv_get_geometry_hint(hd, &cylinders, &heads, &sectors);
177 rtc_set_memory(s, type_ofs, 47);
178 rtc_set_memory(s, info_ofs, cylinders);
179 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
180 rtc_set_memory(s, info_ofs + 2, heads);
181 rtc_set_memory(s, info_ofs + 3, 0xff);
182 rtc_set_memory(s, info_ofs + 4, 0xff);
183 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
184 rtc_set_memory(s, info_ofs + 6, cylinders);
185 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
186 rtc_set_memory(s, info_ofs + 8, sectors);
189 /* convert boot_device letter to something recognizable by the bios */
190 static int boot_device2nibble(char boot_device)
192 switch(boot_device) {
193 case 'a':
194 case 'b':
195 return 0x01; /* floppy boot */
196 case 'c':
197 return 0x02; /* hard drive boot */
198 case 'd':
199 return 0x03; /* CD-ROM boot */
200 case 'n':
201 return 0x04; /* Network boot */
203 return 0;
206 /* copy/pasted from cmos_init, should be made a general function
207 and used there as well */
208 static int pc_boot_set(void *opaque, const char *boot_device)
210 Monitor *mon = cur_mon;
211 #define PC_MAX_BOOT_DEVICES 3
212 RTCState *s = (RTCState *)opaque;
213 int nbds, bds[3] = { 0, };
214 int i;
216 nbds = strlen(boot_device);
217 if (nbds > PC_MAX_BOOT_DEVICES) {
218 monitor_printf(mon, "Too many boot devices for PC\n");
219 return(1);
221 for (i = 0; i < nbds; i++) {
222 bds[i] = boot_device2nibble(boot_device[i]);
223 if (bds[i] == 0) {
224 monitor_printf(mon, "Invalid boot device for PC: '%c'\n",
225 boot_device[i]);
226 return(1);
229 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
230 rtc_set_memory(s, 0x38, (bds[2] << 4));
231 return(0);
234 /* hd_table must contain 4 block drivers */
235 static void cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size,
236 const char *boot_device, BlockDriverState **hd_table)
238 RTCState *s = rtc_state;
239 int nbds, bds[3] = { 0, };
240 int val;
241 int fd0, fd1, nb;
242 int i;
244 /* various important CMOS locations needed by PC/Bochs bios */
246 /* memory size */
247 val = 640; /* base memory in K */
248 rtc_set_memory(s, 0x15, val);
249 rtc_set_memory(s, 0x16, val >> 8);
251 val = (ram_size / 1024) - 1024;
252 if (val > 65535)
253 val = 65535;
254 rtc_set_memory(s, 0x17, val);
255 rtc_set_memory(s, 0x18, val >> 8);
256 rtc_set_memory(s, 0x30, val);
257 rtc_set_memory(s, 0x31, val >> 8);
259 if (above_4g_mem_size) {
260 rtc_set_memory(s, 0x5b, (unsigned int)above_4g_mem_size >> 16);
261 rtc_set_memory(s, 0x5c, (unsigned int)above_4g_mem_size >> 24);
262 rtc_set_memory(s, 0x5d, (uint64_t)above_4g_mem_size >> 32);
265 if (ram_size > (16 * 1024 * 1024))
266 val = (ram_size / 65536) - ((16 * 1024 * 1024) / 65536);
267 else
268 val = 0;
269 if (val > 65535)
270 val = 65535;
271 rtc_set_memory(s, 0x34, val);
272 rtc_set_memory(s, 0x35, val >> 8);
274 /* set the number of CPU */
275 rtc_set_memory(s, 0x5f, smp_cpus - 1);
277 /* set boot devices, and disable floppy signature check if requested */
278 #define PC_MAX_BOOT_DEVICES 3
279 nbds = strlen(boot_device);
280 if (nbds > PC_MAX_BOOT_DEVICES) {
281 fprintf(stderr, "Too many boot devices for PC\n");
282 exit(1);
284 for (i = 0; i < nbds; i++) {
285 bds[i] = boot_device2nibble(boot_device[i]);
286 if (bds[i] == 0) {
287 fprintf(stderr, "Invalid boot device for PC: '%c'\n",
288 boot_device[i]);
289 exit(1);
292 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
293 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
295 /* floppy type */
297 fd0 = fdctrl_get_drive_type(floppy_controller, 0);
298 fd1 = fdctrl_get_drive_type(floppy_controller, 1);
300 val = (cmos_get_fd_drive_type(fd0) << 4) | cmos_get_fd_drive_type(fd1);
301 rtc_set_memory(s, 0x10, val);
303 val = 0;
304 nb = 0;
305 if (fd0 < 3)
306 nb++;
307 if (fd1 < 3)
308 nb++;
309 switch (nb) {
310 case 0:
311 break;
312 case 1:
313 val |= 0x01; /* 1 drive, ready for boot */
314 break;
315 case 2:
316 val |= 0x41; /* 2 drives, ready for boot */
317 break;
319 val |= 0x02; /* FPU is there */
320 val |= 0x04; /* PS/2 mouse installed */
321 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
323 /* hard drives */
325 rtc_set_memory(s, 0x12, (hd_table[0] ? 0xf0 : 0) | (hd_table[1] ? 0x0f : 0));
326 if (hd_table[0])
327 cmos_init_hd(0x19, 0x1b, hd_table[0]);
328 if (hd_table[1])
329 cmos_init_hd(0x1a, 0x24, hd_table[1]);
331 val = 0;
332 for (i = 0; i < 4; i++) {
333 if (hd_table[i]) {
334 int cylinders, heads, sectors, translation;
335 /* NOTE: bdrv_get_geometry_hint() returns the physical
336 geometry. It is always such that: 1 <= sects <= 63, 1
337 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
338 geometry can be different if a translation is done. */
339 translation = bdrv_get_translation_hint(hd_table[i]);
340 if (translation == BIOS_ATA_TRANSLATION_AUTO) {
341 bdrv_get_geometry_hint(hd_table[i], &cylinders, &heads, &sectors);
342 if (cylinders <= 1024 && heads <= 16 && sectors <= 63) {
343 /* No translation. */
344 translation = 0;
345 } else {
346 /* LBA translation. */
347 translation = 1;
349 } else {
350 translation--;
352 val |= translation << (i * 2);
355 rtc_set_memory(s, 0x39, val);
358 void ioport_set_a20(int enable)
360 /* XXX: send to all CPUs ? */
361 cpu_x86_set_a20(first_cpu, enable);
364 int ioport_get_a20(void)
366 return ((first_cpu->a20_mask >> 20) & 1);
369 static void ioport92_write(void *opaque, uint32_t addr, uint32_t val)
371 ioport_set_a20((val >> 1) & 1);
372 /* XXX: bit 0 is fast reset */
375 static uint32_t ioport92_read(void *opaque, uint32_t addr)
377 return ioport_get_a20() << 1;
380 /***********************************************************/
381 /* Bochs BIOS debug ports */
383 static void bochs_bios_write(void *opaque, uint32_t addr, uint32_t val)
385 static const char shutdown_str[8] = "Shutdown";
386 static int shutdown_index = 0;
388 switch(addr) {
389 /* Bochs BIOS messages */
390 case 0x400:
391 case 0x401:
392 fprintf(stderr, "BIOS panic at rombios.c, line %d\n", val);
393 exit(1);
394 case 0x402:
395 case 0x403:
396 #ifdef DEBUG_BIOS
397 fprintf(stderr, "%c", val);
398 #endif
399 break;
400 case 0x8900:
401 /* same as Bochs power off */
402 if (val == shutdown_str[shutdown_index]) {
403 shutdown_index++;
404 if (shutdown_index == 8) {
405 shutdown_index = 0;
406 qemu_system_shutdown_request();
408 } else {
409 shutdown_index = 0;
411 break;
413 /* LGPL'ed VGA BIOS messages */
414 case 0x501:
415 case 0x502:
416 fprintf(stderr, "VGA BIOS panic, line %d\n", val);
417 exit(1);
418 case 0x500:
419 case 0x503:
420 #ifdef DEBUG_BIOS
421 fprintf(stderr, "%c", val);
422 #endif
423 break;
427 extern uint64_t node_cpumask[MAX_NODES];
429 static void bochs_bios_init(void)
431 void *fw_cfg;
432 uint8_t *smbios_table;
433 size_t smbios_len;
434 uint64_t *numa_fw_cfg;
435 int i, j;
437 register_ioport_write(0x400, 1, 2, bochs_bios_write, NULL);
438 register_ioport_write(0x401, 1, 2, bochs_bios_write, NULL);
439 register_ioport_write(0x402, 1, 1, bochs_bios_write, NULL);
440 register_ioport_write(0x403, 1, 1, bochs_bios_write, NULL);
441 register_ioport_write(0x8900, 1, 1, bochs_bios_write, NULL);
443 register_ioport_write(0x501, 1, 2, bochs_bios_write, NULL);
444 register_ioport_write(0x502, 1, 2, bochs_bios_write, NULL);
445 register_ioport_write(0x500, 1, 1, bochs_bios_write, NULL);
446 register_ioport_write(0x503, 1, 1, bochs_bios_write, NULL);
448 fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
449 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
450 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
451 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES, (uint8_t *)acpi_tables,
452 acpi_tables_len);
454 smbios_table = smbios_get_table(&smbios_len);
455 if (smbios_table)
456 fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
457 smbios_table, smbios_len);
459 /* allocate memory for the NUMA channel: one (64bit) word for the number
460 * of nodes, one word for each VCPU->node and one word for each node to
461 * hold the amount of memory.
463 numa_fw_cfg = qemu_mallocz((1 + smp_cpus + nb_numa_nodes) * 8);
464 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
465 for (i = 0; i < smp_cpus; i++) {
466 for (j = 0; j < nb_numa_nodes; j++) {
467 if (node_cpumask[j] & (1 << i)) {
468 numa_fw_cfg[i + 1] = cpu_to_le64(j);
469 break;
473 for (i = 0; i < nb_numa_nodes; i++) {
474 numa_fw_cfg[smp_cpus + 1 + i] = cpu_to_le64(node_mem[i]);
476 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, (uint8_t *)numa_fw_cfg,
477 (1 + smp_cpus + nb_numa_nodes) * 8);
480 /* Generate an initial boot sector which sets state and jump to
481 a specified vector */
482 static void generate_bootsect(target_phys_addr_t option_rom,
483 uint32_t gpr[8], uint16_t segs[6], uint16_t ip)
485 uint8_t rom[512], *p, *reloc;
486 uint8_t sum;
487 int i;
489 memset(rom, 0, sizeof(rom));
491 p = rom;
492 /* Make sure we have an option rom signature */
493 *p++ = 0x55;
494 *p++ = 0xaa;
496 /* ROM size in sectors*/
497 *p++ = 1;
499 /* Hook int19 */
501 *p++ = 0x50; /* push ax */
502 *p++ = 0x1e; /* push ds */
503 *p++ = 0x31; *p++ = 0xc0; /* xor ax, ax */
504 *p++ = 0x8e; *p++ = 0xd8; /* mov ax, ds */
506 *p++ = 0xc7; *p++ = 0x06; /* movvw _start,0x64 */
507 *p++ = 0x64; *p++ = 0x00;
508 reloc = p;
509 *p++ = 0x00; *p++ = 0x00;
511 *p++ = 0x8c; *p++ = 0x0e; /* mov cs,0x66 */
512 *p++ = 0x66; *p++ = 0x00;
514 *p++ = 0x1f; /* pop ds */
515 *p++ = 0x58; /* pop ax */
516 *p++ = 0xcb; /* lret */
518 /* Actual code */
519 *reloc = (p - rom);
521 *p++ = 0xfa; /* CLI */
522 *p++ = 0xfc; /* CLD */
524 for (i = 0; i < 6; i++) {
525 if (i == 1) /* Skip CS */
526 continue;
528 *p++ = 0xb8; /* MOV AX,imm16 */
529 *p++ = segs[i];
530 *p++ = segs[i] >> 8;
531 *p++ = 0x8e; /* MOV <seg>,AX */
532 *p++ = 0xc0 + (i << 3);
535 for (i = 0; i < 8; i++) {
536 *p++ = 0x66; /* 32-bit operand size */
537 *p++ = 0xb8 + i; /* MOV <reg>,imm32 */
538 *p++ = gpr[i];
539 *p++ = gpr[i] >> 8;
540 *p++ = gpr[i] >> 16;
541 *p++ = gpr[i] >> 24;
544 *p++ = 0xea; /* JMP FAR */
545 *p++ = ip; /* IP */
546 *p++ = ip >> 8;
547 *p++ = segs[1]; /* CS */
548 *p++ = segs[1] >> 8;
550 /* sign rom */
551 sum = 0;
552 for (i = 0; i < (sizeof(rom) - 1); i++)
553 sum += rom[i];
554 rom[sizeof(rom) - 1] = -sum;
556 cpu_physical_memory_write_rom(option_rom, rom, sizeof(rom));
559 static long get_file_size(FILE *f)
561 long where, size;
563 /* XXX: on Unix systems, using fstat() probably makes more sense */
565 where = ftell(f);
566 fseek(f, 0, SEEK_END);
567 size = ftell(f);
568 fseek(f, where, SEEK_SET);
570 return size;
573 static void load_linux(target_phys_addr_t option_rom,
574 const char *kernel_filename,
575 const char *initrd_filename,
576 const char *kernel_cmdline)
578 uint16_t protocol;
579 uint32_t gpr[8];
580 uint16_t seg[6];
581 uint16_t real_seg;
582 int setup_size, kernel_size, initrd_size, cmdline_size;
583 uint32_t initrd_max;
584 uint8_t header[1024];
585 target_phys_addr_t real_addr, prot_addr, cmdline_addr, initrd_addr;
586 FILE *f, *fi;
588 /* Align to 16 bytes as a paranoia measure */
589 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
591 /* load the kernel header */
592 f = fopen(kernel_filename, "rb");
593 if (!f || !(kernel_size = get_file_size(f)) ||
594 fread(header, 1, 1024, f) != 1024) {
595 fprintf(stderr, "qemu: could not load kernel '%s'\n",
596 kernel_filename);
597 exit(1);
600 /* kernel protocol version */
601 #if 0
602 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
603 #endif
604 if (ldl_p(header+0x202) == 0x53726448)
605 protocol = lduw_p(header+0x206);
606 else
607 protocol = 0;
609 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
610 /* Low kernel */
611 real_addr = 0x90000;
612 cmdline_addr = 0x9a000 - cmdline_size;
613 prot_addr = 0x10000;
614 } else if (protocol < 0x202) {
615 /* High but ancient kernel */
616 real_addr = 0x90000;
617 cmdline_addr = 0x9a000 - cmdline_size;
618 prot_addr = 0x100000;
619 } else {
620 /* High and recent kernel */
621 real_addr = 0x10000;
622 cmdline_addr = 0x20000;
623 prot_addr = 0x100000;
626 #if 0
627 fprintf(stderr,
628 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
629 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
630 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
631 real_addr,
632 cmdline_addr,
633 prot_addr);
634 #endif
636 /* highest address for loading the initrd */
637 if (protocol >= 0x203)
638 initrd_max = ldl_p(header+0x22c);
639 else
640 initrd_max = 0x37ffffff;
642 if (initrd_max >= ram_size-ACPI_DATA_SIZE)
643 initrd_max = ram_size-ACPI_DATA_SIZE-1;
645 /* kernel command line */
646 pstrcpy_targphys(cmdline_addr, 4096, kernel_cmdline);
648 if (protocol >= 0x202) {
649 stl_p(header+0x228, cmdline_addr);
650 } else {
651 stw_p(header+0x20, 0xA33F);
652 stw_p(header+0x22, cmdline_addr-real_addr);
655 /* loader type */
656 /* High nybble = B reserved for Qemu; low nybble is revision number.
657 If this code is substantially changed, you may want to consider
658 incrementing the revision. */
659 if (protocol >= 0x200)
660 header[0x210] = 0xB0;
662 /* heap */
663 if (protocol >= 0x201) {
664 header[0x211] |= 0x80; /* CAN_USE_HEAP */
665 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
668 /* load initrd */
669 if (initrd_filename) {
670 if (protocol < 0x200) {
671 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
672 exit(1);
675 fi = fopen(initrd_filename, "rb");
676 if (!fi) {
677 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
678 initrd_filename);
679 exit(1);
682 initrd_size = get_file_size(fi);
683 initrd_addr = (initrd_max-initrd_size) & ~4095;
685 fprintf(stderr, "qemu: loading initrd (%#x bytes) at 0x" TARGET_FMT_plx
686 "\n", initrd_size, initrd_addr);
688 if (!fread_targphys_ok(initrd_addr, initrd_size, fi)) {
689 fprintf(stderr, "qemu: read error on initial ram disk '%s'\n",
690 initrd_filename);
691 exit(1);
693 fclose(fi);
695 stl_p(header+0x218, initrd_addr);
696 stl_p(header+0x21c, initrd_size);
699 /* store the finalized header and load the rest of the kernel */
700 cpu_physical_memory_write(real_addr, header, 1024);
702 setup_size = header[0x1f1];
703 if (setup_size == 0)
704 setup_size = 4;
706 setup_size = (setup_size+1)*512;
707 kernel_size -= setup_size; /* Size of protected-mode code */
709 if (!fread_targphys_ok(real_addr+1024, setup_size-1024, f) ||
710 !fread_targphys_ok(prot_addr, kernel_size, f)) {
711 fprintf(stderr, "qemu: read error on kernel '%s'\n",
712 kernel_filename);
713 exit(1);
715 fclose(f);
717 /* generate bootsector to set up the initial register state */
718 real_seg = real_addr >> 4;
719 seg[0] = seg[2] = seg[3] = seg[4] = seg[4] = real_seg;
720 seg[1] = real_seg+0x20; /* CS */
721 memset(gpr, 0, sizeof gpr);
722 gpr[4] = cmdline_addr-real_addr-16; /* SP (-16 is paranoia) */
724 generate_bootsect(option_rom, gpr, seg, 0);
727 static void main_cpu_reset(void *opaque)
729 CPUState *env = opaque;
730 cpu_reset(env);
733 static const int ide_iobase[2] = { 0x1f0, 0x170 };
734 static const int ide_iobase2[2] = { 0x3f6, 0x376 };
735 static const int ide_irq[2] = { 14, 15 };
737 #define NE2000_NB_MAX 6
739 static int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360, 0x280, 0x380 };
740 static int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
742 static int serial_io[MAX_SERIAL_PORTS] = { 0x3f8, 0x2f8, 0x3e8, 0x2e8 };
743 static int serial_irq[MAX_SERIAL_PORTS] = { 4, 3, 4, 3 };
745 static int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
746 static int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
748 #ifdef HAS_AUDIO
749 static void audio_init (PCIBus *pci_bus, qemu_irq *pic)
751 struct soundhw *c;
752 int audio_enabled = 0;
754 for (c = soundhw; !audio_enabled && c->name; ++c) {
755 audio_enabled = c->enabled;
758 if (audio_enabled) {
759 AudioState *s;
761 s = AUD_init ();
762 if (s) {
763 for (c = soundhw; c->name; ++c) {
764 if (c->enabled) {
765 if (c->isa) {
766 c->init.init_isa (s, pic);
768 else {
769 if (pci_bus) {
770 c->init.init_pci (pci_bus, s);
778 #endif
780 static void pc_init_ne2k_isa(NICInfo *nd, qemu_irq *pic)
782 static int nb_ne2k = 0;
784 if (nb_ne2k == NE2000_NB_MAX)
785 return;
786 isa_ne2000_init(ne2000_io[nb_ne2k], pic[ne2000_irq[nb_ne2k]], nd);
787 nb_ne2k++;
790 static int load_option_rom(const char *oprom, target_phys_addr_t start,
791 target_phys_addr_t end)
793 int size;
795 size = get_image_size(oprom);
796 if (size > 0 && start + size > end) {
797 fprintf(stderr, "Not enough space to load option rom '%s'\n",
798 oprom);
799 exit(1);
801 size = load_image_targphys(oprom, start, end - start);
802 if (size < 0) {
803 fprintf(stderr, "Could not load option rom '%s'\n", oprom);
804 exit(1);
806 /* Round up optiom rom size to the next 2k boundary */
807 size = (size + 2047) & ~2047;
808 return size;
811 /* PC hardware initialisation */
812 static void pc_init1(ram_addr_t ram_size, int vga_ram_size,
813 const char *boot_device,
814 const char *kernel_filename, const char *kernel_cmdline,
815 const char *initrd_filename,
816 int pci_enabled, const char *cpu_model)
818 char buf[1024];
819 int ret, linux_boot, i;
820 ram_addr_t ram_addr, bios_offset, option_rom_offset;
821 ram_addr_t below_4g_mem_size, above_4g_mem_size = 0;
822 int bios_size, isa_bios_size, oprom_area_size;
823 PCIBus *pci_bus;
824 int piix3_devfn = -1;
825 CPUState *env;
826 qemu_irq *cpu_irq;
827 qemu_irq *i8259;
828 int index;
829 BlockDriverState *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
830 BlockDriverState *fd[MAX_FD];
831 int using_vga = cirrus_vga_enabled || std_vga_enabled || vmsvga_enabled;
833 if (ram_size >= 0xe0000000 ) {
834 above_4g_mem_size = ram_size - 0xe0000000;
835 below_4g_mem_size = 0xe0000000;
836 } else {
837 below_4g_mem_size = ram_size;
840 linux_boot = (kernel_filename != NULL);
842 /* init CPUs */
843 if (cpu_model == NULL) {
844 #ifdef TARGET_X86_64
845 cpu_model = "qemu64";
846 #else
847 cpu_model = "qemu32";
848 #endif
851 for(i = 0; i < smp_cpus; i++) {
852 env = cpu_init(cpu_model);
853 if (!env) {
854 fprintf(stderr, "Unable to find x86 CPU definition\n");
855 exit(1);
857 if (i != 0)
858 env->halted = 1;
859 if (smp_cpus > 1) {
860 /* XXX: enable it in all cases */
861 env->cpuid_features |= CPUID_APIC;
863 qemu_register_reset(main_cpu_reset, env);
864 if (pci_enabled) {
865 apic_init(env);
869 vmport_init();
871 /* allocate RAM */
872 ram_addr = qemu_ram_alloc(0xa0000);
873 cpu_register_physical_memory(0, 0xa0000, ram_addr);
875 /* Allocate, even though we won't register, so we don't break the
876 * phys_ram_base + PA assumption. This range includes vga (0xa0000 - 0xc0000),
877 * and some bios areas, which will be registered later
879 ram_addr = qemu_ram_alloc(0x100000 - 0xa0000);
880 ram_addr = qemu_ram_alloc(below_4g_mem_size - 0x100000);
881 cpu_register_physical_memory(0x100000,
882 below_4g_mem_size - 0x100000,
883 ram_addr);
885 /* above 4giga memory allocation */
886 if (above_4g_mem_size > 0) {
887 ram_addr = qemu_ram_alloc(above_4g_mem_size);
888 cpu_register_physical_memory(0x100000000ULL,
889 above_4g_mem_size,
890 ram_addr);
894 /* BIOS load */
895 if (bios_name == NULL)
896 bios_name = BIOS_FILENAME;
897 snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name);
898 bios_size = get_image_size(buf);
899 if (bios_size <= 0 ||
900 (bios_size % 65536) != 0) {
901 goto bios_error;
903 bios_offset = qemu_ram_alloc(bios_size);
904 ret = load_image(buf, qemu_get_ram_ptr(bios_offset));
905 if (ret != bios_size) {
906 bios_error:
907 fprintf(stderr, "qemu: could not load PC BIOS '%s'\n", buf);
908 exit(1);
910 /* map the last 128KB of the BIOS in ISA space */
911 isa_bios_size = bios_size;
912 if (isa_bios_size > (128 * 1024))
913 isa_bios_size = 128 * 1024;
914 cpu_register_physical_memory(0x100000 - isa_bios_size,
915 isa_bios_size,
916 (bios_offset + bios_size - isa_bios_size) | IO_MEM_ROM);
920 option_rom_offset = qemu_ram_alloc(0x20000);
921 oprom_area_size = 0;
922 cpu_register_physical_memory(0xc0000, 0x20000,
923 option_rom_offset | IO_MEM_ROM);
925 if (using_vga) {
926 /* VGA BIOS load */
927 if (cirrus_vga_enabled) {
928 snprintf(buf, sizeof(buf), "%s/%s", bios_dir,
929 VGABIOS_CIRRUS_FILENAME);
930 } else {
931 snprintf(buf, sizeof(buf), "%s/%s", bios_dir, VGABIOS_FILENAME);
933 oprom_area_size = load_option_rom(buf, 0xc0000, 0xe0000);
935 /* Although video roms can grow larger than 0x8000, the area between
936 * 0xc0000 - 0xc8000 is reserved for them. It means we won't be looking
937 * for any other kind of option rom inside this area */
938 if (oprom_area_size < 0x8000)
939 oprom_area_size = 0x8000;
941 if (linux_boot) {
942 load_linux(0xc0000 + oprom_area_size,
943 kernel_filename, initrd_filename, kernel_cmdline);
944 oprom_area_size += 2048;
947 for (i = 0; i < nb_option_roms; i++) {
948 oprom_area_size += load_option_rom(option_rom[i],
949 0xc0000 + oprom_area_size, 0xe0000);
952 /* map all the bios at the top of memory */
953 cpu_register_physical_memory((uint32_t)(-bios_size),
954 bios_size, bios_offset | IO_MEM_ROM);
956 bochs_bios_init();
958 cpu_irq = qemu_allocate_irqs(pic_irq_request, NULL, 1);
959 i8259 = i8259_init(cpu_irq[0]);
960 ferr_irq = i8259[13];
962 if (pci_enabled) {
963 pci_bus = i440fx_init(&i440fx_state, i8259);
964 piix3_devfn = piix3_init(pci_bus, -1);
965 } else {
966 pci_bus = NULL;
969 /* init basic PC hardware */
970 register_ioport_write(0x80, 1, 1, ioport80_write, NULL);
972 register_ioport_write(0xf0, 1, 1, ioportF0_write, NULL);
974 if (cirrus_vga_enabled) {
975 if (pci_enabled) {
976 pci_cirrus_vga_init(pci_bus, vga_ram_size);
977 } else {
978 isa_cirrus_vga_init(vga_ram_size);
980 } else if (vmsvga_enabled) {
981 if (pci_enabled)
982 pci_vmsvga_init(pci_bus, vga_ram_size);
983 else
984 fprintf(stderr, "%s: vmware_vga: no PCI bus\n", __FUNCTION__);
985 } else if (std_vga_enabled) {
986 if (pci_enabled) {
987 pci_vga_init(pci_bus, vga_ram_size, 0, 0);
988 } else {
989 isa_vga_init(vga_ram_size);
993 rtc_state = rtc_init(0x70, i8259[8], 2000);
995 qemu_register_boot_set(pc_boot_set, rtc_state);
997 register_ioport_read(0x92, 1, 1, ioport92_read, NULL);
998 register_ioport_write(0x92, 1, 1, ioport92_write, NULL);
1000 if (pci_enabled) {
1001 ioapic = ioapic_init();
1003 pit = pit_init(0x40, i8259[0]);
1004 pcspk_init(pit);
1005 if (!no_hpet) {
1006 hpet_init(i8259);
1008 if (pci_enabled) {
1009 pic_set_alt_irq_func(isa_pic, ioapic_set_irq, ioapic);
1012 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
1013 if (serial_hds[i]) {
1014 serial_init(serial_io[i], i8259[serial_irq[i]], 115200,
1015 serial_hds[i]);
1019 for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
1020 if (parallel_hds[i]) {
1021 parallel_init(parallel_io[i], i8259[parallel_irq[i]],
1022 parallel_hds[i]);
1026 for(i = 0; i < nb_nics; i++) {
1027 NICInfo *nd = &nd_table[i];
1029 if (!pci_enabled || (nd->model && strcmp(nd->model, "ne2k_isa") == 0))
1030 pc_init_ne2k_isa(nd, i8259);
1031 else
1032 pci_nic_init(pci_bus, nd, -1, "ne2k_pci");
1035 qemu_system_hot_add_init();
1037 if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
1038 fprintf(stderr, "qemu: too many IDE bus\n");
1039 exit(1);
1042 for(i = 0; i < MAX_IDE_BUS * MAX_IDE_DEVS; i++) {
1043 index = drive_get_index(IF_IDE, i / MAX_IDE_DEVS, i % MAX_IDE_DEVS);
1044 if (index != -1)
1045 hd[i] = drives_table[index].bdrv;
1046 else
1047 hd[i] = NULL;
1050 if (pci_enabled) {
1051 pci_piix3_ide_init(pci_bus, hd, piix3_devfn + 1, i8259);
1052 } else {
1053 for(i = 0; i < MAX_IDE_BUS; i++) {
1054 isa_ide_init(ide_iobase[i], ide_iobase2[i], i8259[ide_irq[i]],
1055 hd[MAX_IDE_DEVS * i], hd[MAX_IDE_DEVS * i + 1]);
1059 i8042_init(i8259[1], i8259[12], 0x60);
1060 DMA_init(0);
1061 #ifdef HAS_AUDIO
1062 audio_init(pci_enabled ? pci_bus : NULL, i8259);
1063 #endif
1065 for(i = 0; i < MAX_FD; i++) {
1066 index = drive_get_index(IF_FLOPPY, 0, i);
1067 if (index != -1)
1068 fd[i] = drives_table[index].bdrv;
1069 else
1070 fd[i] = NULL;
1072 floppy_controller = fdctrl_init(i8259[6], 2, 0, 0x3f0, fd);
1074 cmos_init(below_4g_mem_size, above_4g_mem_size, boot_device, hd);
1076 if (pci_enabled && usb_enabled) {
1077 usb_uhci_piix3_init(pci_bus, piix3_devfn + 2);
1080 if (pci_enabled && acpi_enabled) {
1081 uint8_t *eeprom_buf = qemu_mallocz(8 * 256); /* XXX: make this persistent */
1082 i2c_bus *smbus;
1084 /* TODO: Populate SPD eeprom data. */
1085 smbus = piix4_pm_init(pci_bus, piix3_devfn + 3, 0xb100, i8259[9]);
1086 for (i = 0; i < 8; i++) {
1087 smbus_eeprom_device_init(smbus, 0x50 + i, eeprom_buf + (i * 256));
1091 if (i440fx_state) {
1092 i440fx_init_memory_mappings(i440fx_state);
1095 if (pci_enabled) {
1096 int max_bus;
1097 int bus, unit;
1098 void *scsi;
1100 max_bus = drive_get_max_bus(IF_SCSI);
1102 for (bus = 0; bus <= max_bus; bus++) {
1103 scsi = lsi_scsi_init(pci_bus, -1);
1104 for (unit = 0; unit < LSI_MAX_DEVS; unit++) {
1105 index = drive_get_index(IF_SCSI, bus, unit);
1106 if (index == -1)
1107 continue;
1108 lsi_scsi_attach(scsi, drives_table[index].bdrv, unit);
1113 /* Add virtio block devices */
1114 if (pci_enabled) {
1115 int index;
1116 int unit_id = 0;
1118 while ((index = drive_get_index(IF_VIRTIO, 0, unit_id)) != -1) {
1119 virtio_blk_init(pci_bus, drives_table[index].bdrv);
1120 unit_id++;
1124 /* Add virtio balloon device */
1125 if (pci_enabled)
1126 virtio_balloon_init(pci_bus);
1128 /* Add virtio console devices */
1129 if (pci_enabled) {
1130 for(i = 0; i < MAX_VIRTIO_CONSOLES; i++) {
1131 if (virtcon_hds[i])
1132 virtio_console_init(pci_bus, virtcon_hds[i]);
1137 static void pc_init_pci(ram_addr_t ram_size, int vga_ram_size,
1138 const char *boot_device,
1139 const char *kernel_filename,
1140 const char *kernel_cmdline,
1141 const char *initrd_filename,
1142 const char *cpu_model)
1144 pc_init1(ram_size, vga_ram_size, boot_device,
1145 kernel_filename, kernel_cmdline,
1146 initrd_filename, 1, cpu_model);
1149 static void pc_init_isa(ram_addr_t ram_size, int vga_ram_size,
1150 const char *boot_device,
1151 const char *kernel_filename,
1152 const char *kernel_cmdline,
1153 const char *initrd_filename,
1154 const char *cpu_model)
1156 pc_init1(ram_size, vga_ram_size, boot_device,
1157 kernel_filename, kernel_cmdline,
1158 initrd_filename, 0, cpu_model);
1161 /* set CMOS shutdown status register (index 0xF) as S3_resume(0xFE)
1162 BIOS will read it and start S3 resume at POST Entry */
1163 void cmos_set_s3_resume(void)
1165 if (rtc_state)
1166 rtc_set_memory(rtc_state, 0xF, 0xFE);
1169 QEMUMachine pc_machine = {
1170 .name = "pc",
1171 .desc = "Standard PC",
1172 .init = pc_init_pci,
1173 .max_cpus = 255,
1176 QEMUMachine isapc_machine = {
1177 .name = "isapc",
1178 .desc = "ISA-only PC",
1179 .init = pc_init_isa,
1180 .max_cpus = 1,