vhost-user: don't merge regions with different fds
[qemu/cris-port.git] / target-arm / cpu.h
blob16238216f458720f7f5c32fd4e25293468e9b1e8
1 /*
2 * ARM virtual CPU header
4 * Copyright (c) 2003 Fabrice Bellard
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19 #ifndef CPU_ARM_H
20 #define CPU_ARM_H
22 #include "config.h"
24 #include "kvm-consts.h"
26 #if defined(TARGET_AARCH64)
27 /* AArch64 definitions */
28 # define TARGET_LONG_BITS 64
29 #else
30 # define TARGET_LONG_BITS 32
31 #endif
33 #define TARGET_IS_BIENDIAN 1
35 #define CPUArchState struct CPUARMState
37 #include "qemu-common.h"
38 #include "exec/cpu-defs.h"
40 #include "fpu/softfloat.h"
42 #define EXCP_UDEF 1 /* undefined instruction */
43 #define EXCP_SWI 2 /* software interrupt */
44 #define EXCP_PREFETCH_ABORT 3
45 #define EXCP_DATA_ABORT 4
46 #define EXCP_IRQ 5
47 #define EXCP_FIQ 6
48 #define EXCP_BKPT 7
49 #define EXCP_EXCEPTION_EXIT 8 /* Return from v7M exception. */
50 #define EXCP_KERNEL_TRAP 9 /* Jumped to kernel code page. */
51 #define EXCP_STREX 10
52 #define EXCP_HVC 11 /* HyperVisor Call */
53 #define EXCP_HYP_TRAP 12
54 #define EXCP_SMC 13 /* Secure Monitor Call */
55 #define EXCP_VIRQ 14
56 #define EXCP_VFIQ 15
57 #define EXCP_SEMIHOST 16 /* semihosting call (A64 only) */
59 #define ARMV7M_EXCP_RESET 1
60 #define ARMV7M_EXCP_NMI 2
61 #define ARMV7M_EXCP_HARD 3
62 #define ARMV7M_EXCP_MEM 4
63 #define ARMV7M_EXCP_BUS 5
64 #define ARMV7M_EXCP_USAGE 6
65 #define ARMV7M_EXCP_SVC 11
66 #define ARMV7M_EXCP_DEBUG 12
67 #define ARMV7M_EXCP_PENDSV 14
68 #define ARMV7M_EXCP_SYSTICK 15
70 /* ARM-specific interrupt pending bits. */
71 #define CPU_INTERRUPT_FIQ CPU_INTERRUPT_TGT_EXT_1
72 #define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_EXT_2
73 #define CPU_INTERRUPT_VFIQ CPU_INTERRUPT_TGT_EXT_3
75 /* The usual mapping for an AArch64 system register to its AArch32
76 * counterpart is for the 32 bit world to have access to the lower
77 * half only (with writes leaving the upper half untouched). It's
78 * therefore useful to be able to pass TCG the offset of the least
79 * significant half of a uint64_t struct member.
81 #ifdef HOST_WORDS_BIGENDIAN
82 #define offsetoflow32(S, M) (offsetof(S, M) + sizeof(uint32_t))
83 #define offsetofhigh32(S, M) offsetof(S, M)
84 #else
85 #define offsetoflow32(S, M) offsetof(S, M)
86 #define offsetofhigh32(S, M) (offsetof(S, M) + sizeof(uint32_t))
87 #endif
89 /* Meanings of the ARMCPU object's four inbound GPIO lines */
90 #define ARM_CPU_IRQ 0
91 #define ARM_CPU_FIQ 1
92 #define ARM_CPU_VIRQ 2
93 #define ARM_CPU_VFIQ 3
95 struct arm_boot_info;
97 #define NB_MMU_MODES 7
98 #define TARGET_INSN_START_EXTRA_WORDS 1
100 /* We currently assume float and double are IEEE single and double
101 precision respectively.
102 Doing runtime conversions is tricky because VFP registers may contain
103 integer values (eg. as the result of a FTOSI instruction).
104 s<2n> maps to the least significant half of d<n>
105 s<2n+1> maps to the most significant half of d<n>
108 /* CPU state for each instance of a generic timer (in cp15 c14) */
109 typedef struct ARMGenericTimer {
110 uint64_t cval; /* Timer CompareValue register */
111 uint64_t ctl; /* Timer Control register */
112 } ARMGenericTimer;
114 #define GTIMER_PHYS 0
115 #define GTIMER_VIRT 1
116 #define GTIMER_HYP 2
117 #define GTIMER_SEC 3
118 #define NUM_GTIMERS 4
120 typedef struct {
121 uint64_t raw_tcr;
122 uint32_t mask;
123 uint32_t base_mask;
124 } TCR;
126 typedef struct CPUARMState {
127 /* Regs for current mode. */
128 uint32_t regs[16];
130 /* 32/64 switch only happens when taking and returning from
131 * exceptions so the overlap semantics are taken care of then
132 * instead of having a complicated union.
134 /* Regs for A64 mode. */
135 uint64_t xregs[32];
136 uint64_t pc;
137 /* PSTATE isn't an architectural register for ARMv8. However, it is
138 * convenient for us to assemble the underlying state into a 32 bit format
139 * identical to the architectural format used for the SPSR. (This is also
140 * what the Linux kernel's 'pstate' field in signal handlers and KVM's
141 * 'pstate' register are.) Of the PSTATE bits:
142 * NZCV are kept in the split out env->CF/VF/NF/ZF, (which have the same
143 * semantics as for AArch32, as described in the comments on each field)
144 * nRW (also known as M[4]) is kept, inverted, in env->aarch64
145 * DAIF (exception masks) are kept in env->daif
146 * all other bits are stored in their correct places in env->pstate
148 uint32_t pstate;
149 uint32_t aarch64; /* 1 if CPU is in aarch64 state; inverse of PSTATE.nRW */
151 /* Frequently accessed CPSR bits are stored separately for efficiency.
152 This contains all the other bits. Use cpsr_{read,write} to access
153 the whole CPSR. */
154 uint32_t uncached_cpsr;
155 uint32_t spsr;
157 /* Banked registers. */
158 uint64_t banked_spsr[8];
159 uint32_t banked_r13[8];
160 uint32_t banked_r14[8];
162 /* These hold r8-r12. */
163 uint32_t usr_regs[5];
164 uint32_t fiq_regs[5];
166 /* cpsr flag cache for faster execution */
167 uint32_t CF; /* 0 or 1 */
168 uint32_t VF; /* V is the bit 31. All other bits are undefined */
169 uint32_t NF; /* N is bit 31. All other bits are undefined. */
170 uint32_t ZF; /* Z set if zero. */
171 uint32_t QF; /* 0 or 1 */
172 uint32_t GE; /* cpsr[19:16] */
173 uint32_t thumb; /* cpsr[5]. 0 = arm mode, 1 = thumb mode. */
174 uint32_t condexec_bits; /* IT bits. cpsr[15:10,26:25]. */
175 uint64_t daif; /* exception masks, in the bits they are in PSTATE */
177 uint64_t elr_el[4]; /* AArch64 exception link regs */
178 uint64_t sp_el[4]; /* AArch64 banked stack pointers */
180 /* System control coprocessor (cp15) */
181 struct {
182 uint32_t c0_cpuid;
183 union { /* Cache size selection */
184 struct {
185 uint64_t _unused_csselr0;
186 uint64_t csselr_ns;
187 uint64_t _unused_csselr1;
188 uint64_t csselr_s;
190 uint64_t csselr_el[4];
192 union { /* System control register. */
193 struct {
194 uint64_t _unused_sctlr;
195 uint64_t sctlr_ns;
196 uint64_t hsctlr;
197 uint64_t sctlr_s;
199 uint64_t sctlr_el[4];
201 uint64_t cpacr_el1; /* Architectural feature access control register */
202 uint64_t cptr_el[4]; /* ARMv8 feature trap registers */
203 uint32_t c1_xscaleauxcr; /* XScale auxiliary control register. */
204 uint64_t sder; /* Secure debug enable register. */
205 uint32_t nsacr; /* Non-secure access control register. */
206 union { /* MMU translation table base 0. */
207 struct {
208 uint64_t _unused_ttbr0_0;
209 uint64_t ttbr0_ns;
210 uint64_t _unused_ttbr0_1;
211 uint64_t ttbr0_s;
213 uint64_t ttbr0_el[4];
215 union { /* MMU translation table base 1. */
216 struct {
217 uint64_t _unused_ttbr1_0;
218 uint64_t ttbr1_ns;
219 uint64_t _unused_ttbr1_1;
220 uint64_t ttbr1_s;
222 uint64_t ttbr1_el[4];
224 uint64_t vttbr_el2; /* Virtualization Translation Table Base. */
225 /* MMU translation table base control. */
226 TCR tcr_el[4];
227 TCR vtcr_el2; /* Virtualization Translation Control. */
228 uint32_t c2_data; /* MPU data cacheable bits. */
229 uint32_t c2_insn; /* MPU instruction cacheable bits. */
230 union { /* MMU domain access control register
231 * MPU write buffer control.
233 struct {
234 uint64_t dacr_ns;
235 uint64_t dacr_s;
237 struct {
238 uint64_t dacr32_el2;
241 uint32_t pmsav5_data_ap; /* PMSAv5 MPU data access permissions */
242 uint32_t pmsav5_insn_ap; /* PMSAv5 MPU insn access permissions */
243 uint64_t hcr_el2; /* Hypervisor configuration register */
244 uint64_t scr_el3; /* Secure configuration register. */
245 union { /* Fault status registers. */
246 struct {
247 uint64_t ifsr_ns;
248 uint64_t ifsr_s;
250 struct {
251 uint64_t ifsr32_el2;
254 union {
255 struct {
256 uint64_t _unused_dfsr;
257 uint64_t dfsr_ns;
258 uint64_t hsr;
259 uint64_t dfsr_s;
261 uint64_t esr_el[4];
263 uint32_t c6_region[8]; /* MPU base/size registers. */
264 union { /* Fault address registers. */
265 struct {
266 uint64_t _unused_far0;
267 #ifdef HOST_WORDS_BIGENDIAN
268 uint32_t ifar_ns;
269 uint32_t dfar_ns;
270 uint32_t ifar_s;
271 uint32_t dfar_s;
272 #else
273 uint32_t dfar_ns;
274 uint32_t ifar_ns;
275 uint32_t dfar_s;
276 uint32_t ifar_s;
277 #endif
278 uint64_t _unused_far3;
280 uint64_t far_el[4];
282 uint64_t hpfar_el2;
283 union { /* Translation result. */
284 struct {
285 uint64_t _unused_par_0;
286 uint64_t par_ns;
287 uint64_t _unused_par_1;
288 uint64_t par_s;
290 uint64_t par_el[4];
293 uint32_t c6_rgnr;
295 uint32_t c9_insn; /* Cache lockdown registers. */
296 uint32_t c9_data;
297 uint64_t c9_pmcr; /* performance monitor control register */
298 uint64_t c9_pmcnten; /* perf monitor counter enables */
299 uint32_t c9_pmovsr; /* perf monitor overflow status */
300 uint32_t c9_pmxevtyper; /* perf monitor event type */
301 uint32_t c9_pmuserenr; /* perf monitor user enable */
302 uint32_t c9_pminten; /* perf monitor interrupt enables */
303 union { /* Memory attribute redirection */
304 struct {
305 #ifdef HOST_WORDS_BIGENDIAN
306 uint64_t _unused_mair_0;
307 uint32_t mair1_ns;
308 uint32_t mair0_ns;
309 uint64_t _unused_mair_1;
310 uint32_t mair1_s;
311 uint32_t mair0_s;
312 #else
313 uint64_t _unused_mair_0;
314 uint32_t mair0_ns;
315 uint32_t mair1_ns;
316 uint64_t _unused_mair_1;
317 uint32_t mair0_s;
318 uint32_t mair1_s;
319 #endif
321 uint64_t mair_el[4];
323 union { /* vector base address register */
324 struct {
325 uint64_t _unused_vbar;
326 uint64_t vbar_ns;
327 uint64_t hvbar;
328 uint64_t vbar_s;
330 uint64_t vbar_el[4];
332 uint32_t mvbar; /* (monitor) vector base address register */
333 struct { /* FCSE PID. */
334 uint32_t fcseidr_ns;
335 uint32_t fcseidr_s;
337 union { /* Context ID. */
338 struct {
339 uint64_t _unused_contextidr_0;
340 uint64_t contextidr_ns;
341 uint64_t _unused_contextidr_1;
342 uint64_t contextidr_s;
344 uint64_t contextidr_el[4];
346 union { /* User RW Thread register. */
347 struct {
348 uint64_t tpidrurw_ns;
349 uint64_t tpidrprw_ns;
350 uint64_t htpidr;
351 uint64_t _tpidr_el3;
353 uint64_t tpidr_el[4];
355 /* The secure banks of these registers don't map anywhere */
356 uint64_t tpidrurw_s;
357 uint64_t tpidrprw_s;
358 uint64_t tpidruro_s;
360 union { /* User RO Thread register. */
361 uint64_t tpidruro_ns;
362 uint64_t tpidrro_el[1];
364 uint64_t c14_cntfrq; /* Counter Frequency register */
365 uint64_t c14_cntkctl; /* Timer Control register */
366 uint32_t cnthctl_el2; /* Counter/Timer Hyp Control register */
367 uint64_t cntvoff_el2; /* Counter Virtual Offset register */
368 ARMGenericTimer c14_timer[NUM_GTIMERS];
369 uint32_t c15_cpar; /* XScale Coprocessor Access Register */
370 uint32_t c15_ticonfig; /* TI925T configuration byte. */
371 uint32_t c15_i_max; /* Maximum D-cache dirty line index. */
372 uint32_t c15_i_min; /* Minimum D-cache dirty line index. */
373 uint32_t c15_threadid; /* TI debugger thread-ID. */
374 uint32_t c15_config_base_address; /* SCU base address. */
375 uint32_t c15_diagnostic; /* diagnostic register */
376 uint32_t c15_power_diagnostic;
377 uint32_t c15_power_control; /* power control */
378 uint64_t dbgbvr[16]; /* breakpoint value registers */
379 uint64_t dbgbcr[16]; /* breakpoint control registers */
380 uint64_t dbgwvr[16]; /* watchpoint value registers */
381 uint64_t dbgwcr[16]; /* watchpoint control registers */
382 uint64_t mdscr_el1;
383 uint64_t oslsr_el1; /* OS Lock Status */
384 uint64_t mdcr_el2;
385 uint64_t mdcr_el3;
386 /* If the counter is enabled, this stores the last time the counter
387 * was reset. Otherwise it stores the counter value
389 uint64_t c15_ccnt;
390 uint64_t pmccfiltr_el0; /* Performance Monitor Filter Register */
391 uint64_t vpidr_el2; /* Virtualization Processor ID Register */
392 uint64_t vmpidr_el2; /* Virtualization Multiprocessor ID Register */
393 } cp15;
395 struct {
396 uint32_t other_sp;
397 uint32_t vecbase;
398 uint32_t basepri;
399 uint32_t control;
400 int current_sp;
401 int exception;
402 } v7m;
404 /* Information associated with an exception about to be taken:
405 * code which raises an exception must set cs->exception_index and
406 * the relevant parts of this structure; the cpu_do_interrupt function
407 * will then set the guest-visible registers as part of the exception
408 * entry process.
410 struct {
411 uint32_t syndrome; /* AArch64 format syndrome register */
412 uint32_t fsr; /* AArch32 format fault status register info */
413 uint64_t vaddress; /* virtual addr associated with exception, if any */
414 uint32_t target_el; /* EL the exception should be targeted for */
415 /* If we implement EL2 we will also need to store information
416 * about the intermediate physical address for stage 2 faults.
418 } exception;
420 /* Thumb-2 EE state. */
421 uint32_t teecr;
422 uint32_t teehbr;
424 /* VFP coprocessor state. */
425 struct {
426 /* VFP/Neon register state. Note that the mapping between S, D and Q
427 * views of the register bank differs between AArch64 and AArch32:
428 * In AArch32:
429 * Qn = regs[2n+1]:regs[2n]
430 * Dn = regs[n]
431 * Sn = regs[n/2] bits 31..0 for even n, and bits 63..32 for odd n
432 * (and regs[32] to regs[63] are inaccessible)
433 * In AArch64:
434 * Qn = regs[2n+1]:regs[2n]
435 * Dn = regs[2n]
436 * Sn = regs[2n] bits 31..0
437 * This corresponds to the architecturally defined mapping between
438 * the two execution states, and means we do not need to explicitly
439 * map these registers when changing states.
441 float64 regs[64];
443 uint32_t xregs[16];
444 /* We store these fpcsr fields separately for convenience. */
445 int vec_len;
446 int vec_stride;
448 /* scratch space when Tn are not sufficient. */
449 uint32_t scratch[8];
451 /* fp_status is the "normal" fp status. standard_fp_status retains
452 * values corresponding to the ARM "Standard FPSCR Value", ie
453 * default-NaN, flush-to-zero, round-to-nearest and is used by
454 * any operations (generally Neon) which the architecture defines
455 * as controlled by the standard FPSCR value rather than the FPSCR.
457 * To avoid having to transfer exception bits around, we simply
458 * say that the FPSCR cumulative exception flags are the logical
459 * OR of the flags in the two fp statuses. This relies on the
460 * only thing which needs to read the exception flags being
461 * an explicit FPSCR read.
463 float_status fp_status;
464 float_status standard_fp_status;
465 } vfp;
466 uint64_t exclusive_addr;
467 uint64_t exclusive_val;
468 uint64_t exclusive_high;
469 #if defined(CONFIG_USER_ONLY)
470 uint64_t exclusive_test;
471 uint32_t exclusive_info;
472 #endif
474 /* iwMMXt coprocessor state. */
475 struct {
476 uint64_t regs[16];
477 uint64_t val;
479 uint32_t cregs[16];
480 } iwmmxt;
482 /* For mixed endian mode. */
483 bool bswap_code;
485 #if defined(CONFIG_USER_ONLY)
486 /* For usermode syscall translation. */
487 int eabi;
488 #endif
490 struct CPUBreakpoint *cpu_breakpoint[16];
491 struct CPUWatchpoint *cpu_watchpoint[16];
493 CPU_COMMON
495 /* These fields after the common ones so they are preserved on reset. */
497 /* Internal CPU feature flags. */
498 uint64_t features;
500 /* PMSAv7 MPU */
501 struct {
502 uint32_t *drbar;
503 uint32_t *drsr;
504 uint32_t *dracr;
505 } pmsav7;
507 void *nvic;
508 const struct arm_boot_info *boot_info;
509 } CPUARMState;
511 #include "cpu-qom.h"
513 ARMCPU *cpu_arm_init(const char *cpu_model);
514 int cpu_arm_exec(CPUState *cpu);
515 target_ulong do_arm_semihosting(CPUARMState *env);
516 void aarch64_sync_32_to_64(CPUARMState *env);
517 void aarch64_sync_64_to_32(CPUARMState *env);
519 static inline bool is_a64(CPUARMState *env)
521 return env->aarch64;
524 /* you can call this signal handler from your SIGBUS and SIGSEGV
525 signal handlers to inform the virtual CPU of exceptions. non zero
526 is returned if the signal was handled by the virtual CPU. */
527 int cpu_arm_signal_handler(int host_signum, void *pinfo,
528 void *puc);
531 * pmccntr_sync
532 * @env: CPUARMState
534 * Synchronises the counter in the PMCCNTR. This must always be called twice,
535 * once before any action that might affect the timer and again afterwards.
536 * The function is used to swap the state of the register if required.
537 * This only happens when not in user mode (!CONFIG_USER_ONLY)
539 void pmccntr_sync(CPUARMState *env);
541 /* SCTLR bit meanings. Several bits have been reused in newer
542 * versions of the architecture; in that case we define constants
543 * for both old and new bit meanings. Code which tests against those
544 * bits should probably check or otherwise arrange that the CPU
545 * is the architectural version it expects.
547 #define SCTLR_M (1U << 0)
548 #define SCTLR_A (1U << 1)
549 #define SCTLR_C (1U << 2)
550 #define SCTLR_W (1U << 3) /* up to v6; RAO in v7 */
551 #define SCTLR_SA (1U << 3)
552 #define SCTLR_P (1U << 4) /* up to v5; RAO in v6 and v7 */
553 #define SCTLR_SA0 (1U << 4) /* v8 onward, AArch64 only */
554 #define SCTLR_D (1U << 5) /* up to v5; RAO in v6 */
555 #define SCTLR_CP15BEN (1U << 5) /* v7 onward */
556 #define SCTLR_L (1U << 6) /* up to v5; RAO in v6 and v7; RAZ in v8 */
557 #define SCTLR_B (1U << 7) /* up to v6; RAZ in v7 */
558 #define SCTLR_ITD (1U << 7) /* v8 onward */
559 #define SCTLR_S (1U << 8) /* up to v6; RAZ in v7 */
560 #define SCTLR_SED (1U << 8) /* v8 onward */
561 #define SCTLR_R (1U << 9) /* up to v6; RAZ in v7 */
562 #define SCTLR_UMA (1U << 9) /* v8 onward, AArch64 only */
563 #define SCTLR_F (1U << 10) /* up to v6 */
564 #define SCTLR_SW (1U << 10) /* v7 onward */
565 #define SCTLR_Z (1U << 11)
566 #define SCTLR_I (1U << 12)
567 #define SCTLR_V (1U << 13)
568 #define SCTLR_RR (1U << 14) /* up to v7 */
569 #define SCTLR_DZE (1U << 14) /* v8 onward, AArch64 only */
570 #define SCTLR_L4 (1U << 15) /* up to v6; RAZ in v7 */
571 #define SCTLR_UCT (1U << 15) /* v8 onward, AArch64 only */
572 #define SCTLR_DT (1U << 16) /* up to ??, RAO in v6 and v7 */
573 #define SCTLR_nTWI (1U << 16) /* v8 onward */
574 #define SCTLR_HA (1U << 17)
575 #define SCTLR_BR (1U << 17) /* PMSA only */
576 #define SCTLR_IT (1U << 18) /* up to ??, RAO in v6 and v7 */
577 #define SCTLR_nTWE (1U << 18) /* v8 onward */
578 #define SCTLR_WXN (1U << 19)
579 #define SCTLR_ST (1U << 20) /* up to ??, RAZ in v6 */
580 #define SCTLR_UWXN (1U << 20) /* v7 onward */
581 #define SCTLR_FI (1U << 21)
582 #define SCTLR_U (1U << 22)
583 #define SCTLR_XP (1U << 23) /* up to v6; v7 onward RAO */
584 #define SCTLR_VE (1U << 24) /* up to v7 */
585 #define SCTLR_E0E (1U << 24) /* v8 onward, AArch64 only */
586 #define SCTLR_EE (1U << 25)
587 #define SCTLR_L2 (1U << 26) /* up to v6, RAZ in v7 */
588 #define SCTLR_UCI (1U << 26) /* v8 onward, AArch64 only */
589 #define SCTLR_NMFI (1U << 27)
590 #define SCTLR_TRE (1U << 28)
591 #define SCTLR_AFE (1U << 29)
592 #define SCTLR_TE (1U << 30)
594 #define CPTR_TCPAC (1U << 31)
595 #define CPTR_TTA (1U << 20)
596 #define CPTR_TFP (1U << 10)
598 #define MDCR_EPMAD (1U << 21)
599 #define MDCR_EDAD (1U << 20)
600 #define MDCR_SPME (1U << 17)
601 #define MDCR_SDD (1U << 16)
602 #define MDCR_TDRA (1U << 11)
603 #define MDCR_TDOSA (1U << 10)
604 #define MDCR_TDA (1U << 9)
605 #define MDCR_TDE (1U << 8)
606 #define MDCR_HPME (1U << 7)
607 #define MDCR_TPM (1U << 6)
608 #define MDCR_TPMCR (1U << 5)
610 #define CPSR_M (0x1fU)
611 #define CPSR_T (1U << 5)
612 #define CPSR_F (1U << 6)
613 #define CPSR_I (1U << 7)
614 #define CPSR_A (1U << 8)
615 #define CPSR_E (1U << 9)
616 #define CPSR_IT_2_7 (0xfc00U)
617 #define CPSR_GE (0xfU << 16)
618 #define CPSR_IL (1U << 20)
619 /* Note that the RESERVED bits include bit 21, which is PSTATE_SS in
620 * an AArch64 SPSR but RES0 in AArch32 SPSR and CPSR. In QEMU we use
621 * env->uncached_cpsr bit 21 to store PSTATE.SS when executing in AArch32,
622 * where it is live state but not accessible to the AArch32 code.
624 #define CPSR_RESERVED (0x7U << 21)
625 #define CPSR_J (1U << 24)
626 #define CPSR_IT_0_1 (3U << 25)
627 #define CPSR_Q (1U << 27)
628 #define CPSR_V (1U << 28)
629 #define CPSR_C (1U << 29)
630 #define CPSR_Z (1U << 30)
631 #define CPSR_N (1U << 31)
632 #define CPSR_NZCV (CPSR_N | CPSR_Z | CPSR_C | CPSR_V)
633 #define CPSR_AIF (CPSR_A | CPSR_I | CPSR_F)
635 #define CPSR_IT (CPSR_IT_0_1 | CPSR_IT_2_7)
636 #define CACHED_CPSR_BITS (CPSR_T | CPSR_AIF | CPSR_GE | CPSR_IT | CPSR_Q \
637 | CPSR_NZCV)
638 /* Bits writable in user mode. */
639 #define CPSR_USER (CPSR_NZCV | CPSR_Q | CPSR_GE)
640 /* Execution state bits. MRS read as zero, MSR writes ignored. */
641 #define CPSR_EXEC (CPSR_T | CPSR_IT | CPSR_J | CPSR_IL)
642 /* Mask of bits which may be set by exception return copying them from SPSR */
643 #define CPSR_ERET_MASK (~CPSR_RESERVED)
645 #define TTBCR_N (7U << 0) /* TTBCR.EAE==0 */
646 #define TTBCR_T0SZ (7U << 0) /* TTBCR.EAE==1 */
647 #define TTBCR_PD0 (1U << 4)
648 #define TTBCR_PD1 (1U << 5)
649 #define TTBCR_EPD0 (1U << 7)
650 #define TTBCR_IRGN0 (3U << 8)
651 #define TTBCR_ORGN0 (3U << 10)
652 #define TTBCR_SH0 (3U << 12)
653 #define TTBCR_T1SZ (3U << 16)
654 #define TTBCR_A1 (1U << 22)
655 #define TTBCR_EPD1 (1U << 23)
656 #define TTBCR_IRGN1 (3U << 24)
657 #define TTBCR_ORGN1 (3U << 26)
658 #define TTBCR_SH1 (1U << 28)
659 #define TTBCR_EAE (1U << 31)
661 /* Bit definitions for ARMv8 SPSR (PSTATE) format.
662 * Only these are valid when in AArch64 mode; in
663 * AArch32 mode SPSRs are basically CPSR-format.
665 #define PSTATE_SP (1U)
666 #define PSTATE_M (0xFU)
667 #define PSTATE_nRW (1U << 4)
668 #define PSTATE_F (1U << 6)
669 #define PSTATE_I (1U << 7)
670 #define PSTATE_A (1U << 8)
671 #define PSTATE_D (1U << 9)
672 #define PSTATE_IL (1U << 20)
673 #define PSTATE_SS (1U << 21)
674 #define PSTATE_V (1U << 28)
675 #define PSTATE_C (1U << 29)
676 #define PSTATE_Z (1U << 30)
677 #define PSTATE_N (1U << 31)
678 #define PSTATE_NZCV (PSTATE_N | PSTATE_Z | PSTATE_C | PSTATE_V)
679 #define PSTATE_DAIF (PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F)
680 #define CACHED_PSTATE_BITS (PSTATE_NZCV | PSTATE_DAIF)
681 /* Mode values for AArch64 */
682 #define PSTATE_MODE_EL3h 13
683 #define PSTATE_MODE_EL3t 12
684 #define PSTATE_MODE_EL2h 9
685 #define PSTATE_MODE_EL2t 8
686 #define PSTATE_MODE_EL1h 5
687 #define PSTATE_MODE_EL1t 4
688 #define PSTATE_MODE_EL0t 0
690 /* Map EL and handler into a PSTATE_MODE. */
691 static inline unsigned int aarch64_pstate_mode(unsigned int el, bool handler)
693 return (el << 2) | handler;
696 /* Return the current PSTATE value. For the moment we don't support 32<->64 bit
697 * interprocessing, so we don't attempt to sync with the cpsr state used by
698 * the 32 bit decoder.
700 static inline uint32_t pstate_read(CPUARMState *env)
702 int ZF;
704 ZF = (env->ZF == 0);
705 return (env->NF & 0x80000000) | (ZF << 30)
706 | (env->CF << 29) | ((env->VF & 0x80000000) >> 3)
707 | env->pstate | env->daif;
710 static inline void pstate_write(CPUARMState *env, uint32_t val)
712 env->ZF = (~val) & PSTATE_Z;
713 env->NF = val;
714 env->CF = (val >> 29) & 1;
715 env->VF = (val << 3) & 0x80000000;
716 env->daif = val & PSTATE_DAIF;
717 env->pstate = val & ~CACHED_PSTATE_BITS;
720 /* Return the current CPSR value. */
721 uint32_t cpsr_read(CPUARMState *env);
722 /* Set the CPSR. Note that some bits of mask must be all-set or all-clear. */
723 void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask);
725 /* Return the current xPSR value. */
726 static inline uint32_t xpsr_read(CPUARMState *env)
728 int ZF;
729 ZF = (env->ZF == 0);
730 return (env->NF & 0x80000000) | (ZF << 30)
731 | (env->CF << 29) | ((env->VF & 0x80000000) >> 3) | (env->QF << 27)
732 | (env->thumb << 24) | ((env->condexec_bits & 3) << 25)
733 | ((env->condexec_bits & 0xfc) << 8)
734 | env->v7m.exception;
737 /* Set the xPSR. Note that some bits of mask must be all-set or all-clear. */
738 static inline void xpsr_write(CPUARMState *env, uint32_t val, uint32_t mask)
740 if (mask & CPSR_NZCV) {
741 env->ZF = (~val) & CPSR_Z;
742 env->NF = val;
743 env->CF = (val >> 29) & 1;
744 env->VF = (val << 3) & 0x80000000;
746 if (mask & CPSR_Q)
747 env->QF = ((val & CPSR_Q) != 0);
748 if (mask & (1 << 24))
749 env->thumb = ((val & (1 << 24)) != 0);
750 if (mask & CPSR_IT_0_1) {
751 env->condexec_bits &= ~3;
752 env->condexec_bits |= (val >> 25) & 3;
754 if (mask & CPSR_IT_2_7) {
755 env->condexec_bits &= 3;
756 env->condexec_bits |= (val >> 8) & 0xfc;
758 if (mask & 0x1ff) {
759 env->v7m.exception = val & 0x1ff;
763 #define HCR_VM (1ULL << 0)
764 #define HCR_SWIO (1ULL << 1)
765 #define HCR_PTW (1ULL << 2)
766 #define HCR_FMO (1ULL << 3)
767 #define HCR_IMO (1ULL << 4)
768 #define HCR_AMO (1ULL << 5)
769 #define HCR_VF (1ULL << 6)
770 #define HCR_VI (1ULL << 7)
771 #define HCR_VSE (1ULL << 8)
772 #define HCR_FB (1ULL << 9)
773 #define HCR_BSU_MASK (3ULL << 10)
774 #define HCR_DC (1ULL << 12)
775 #define HCR_TWI (1ULL << 13)
776 #define HCR_TWE (1ULL << 14)
777 #define HCR_TID0 (1ULL << 15)
778 #define HCR_TID1 (1ULL << 16)
779 #define HCR_TID2 (1ULL << 17)
780 #define HCR_TID3 (1ULL << 18)
781 #define HCR_TSC (1ULL << 19)
782 #define HCR_TIDCP (1ULL << 20)
783 #define HCR_TACR (1ULL << 21)
784 #define HCR_TSW (1ULL << 22)
785 #define HCR_TPC (1ULL << 23)
786 #define HCR_TPU (1ULL << 24)
787 #define HCR_TTLB (1ULL << 25)
788 #define HCR_TVM (1ULL << 26)
789 #define HCR_TGE (1ULL << 27)
790 #define HCR_TDZ (1ULL << 28)
791 #define HCR_HCD (1ULL << 29)
792 #define HCR_TRVM (1ULL << 30)
793 #define HCR_RW (1ULL << 31)
794 #define HCR_CD (1ULL << 32)
795 #define HCR_ID (1ULL << 33)
796 #define HCR_MASK ((1ULL << 34) - 1)
798 #define SCR_NS (1U << 0)
799 #define SCR_IRQ (1U << 1)
800 #define SCR_FIQ (1U << 2)
801 #define SCR_EA (1U << 3)
802 #define SCR_FW (1U << 4)
803 #define SCR_AW (1U << 5)
804 #define SCR_NET (1U << 6)
805 #define SCR_SMD (1U << 7)
806 #define SCR_HCE (1U << 8)
807 #define SCR_SIF (1U << 9)
808 #define SCR_RW (1U << 10)
809 #define SCR_ST (1U << 11)
810 #define SCR_TWI (1U << 12)
811 #define SCR_TWE (1U << 13)
812 #define SCR_AARCH32_MASK (0x3fff & ~(SCR_RW | SCR_ST))
813 #define SCR_AARCH64_MASK (0x3fff & ~SCR_NET)
815 /* Return the current FPSCR value. */
816 uint32_t vfp_get_fpscr(CPUARMState *env);
817 void vfp_set_fpscr(CPUARMState *env, uint32_t val);
819 /* For A64 the FPSCR is split into two logically distinct registers,
820 * FPCR and FPSR. However since they still use non-overlapping bits
821 * we store the underlying state in fpscr and just mask on read/write.
823 #define FPSR_MASK 0xf800009f
824 #define FPCR_MASK 0x07f79f00
825 static inline uint32_t vfp_get_fpsr(CPUARMState *env)
827 return vfp_get_fpscr(env) & FPSR_MASK;
830 static inline void vfp_set_fpsr(CPUARMState *env, uint32_t val)
832 uint32_t new_fpscr = (vfp_get_fpscr(env) & ~FPSR_MASK) | (val & FPSR_MASK);
833 vfp_set_fpscr(env, new_fpscr);
836 static inline uint32_t vfp_get_fpcr(CPUARMState *env)
838 return vfp_get_fpscr(env) & FPCR_MASK;
841 static inline void vfp_set_fpcr(CPUARMState *env, uint32_t val)
843 uint32_t new_fpscr = (vfp_get_fpscr(env) & ~FPCR_MASK) | (val & FPCR_MASK);
844 vfp_set_fpscr(env, new_fpscr);
847 enum arm_cpu_mode {
848 ARM_CPU_MODE_USR = 0x10,
849 ARM_CPU_MODE_FIQ = 0x11,
850 ARM_CPU_MODE_IRQ = 0x12,
851 ARM_CPU_MODE_SVC = 0x13,
852 ARM_CPU_MODE_MON = 0x16,
853 ARM_CPU_MODE_ABT = 0x17,
854 ARM_CPU_MODE_HYP = 0x1a,
855 ARM_CPU_MODE_UND = 0x1b,
856 ARM_CPU_MODE_SYS = 0x1f
859 /* VFP system registers. */
860 #define ARM_VFP_FPSID 0
861 #define ARM_VFP_FPSCR 1
862 #define ARM_VFP_MVFR2 5
863 #define ARM_VFP_MVFR1 6
864 #define ARM_VFP_MVFR0 7
865 #define ARM_VFP_FPEXC 8
866 #define ARM_VFP_FPINST 9
867 #define ARM_VFP_FPINST2 10
869 /* iwMMXt coprocessor control registers. */
870 #define ARM_IWMMXT_wCID 0
871 #define ARM_IWMMXT_wCon 1
872 #define ARM_IWMMXT_wCSSF 2
873 #define ARM_IWMMXT_wCASF 3
874 #define ARM_IWMMXT_wCGR0 8
875 #define ARM_IWMMXT_wCGR1 9
876 #define ARM_IWMMXT_wCGR2 10
877 #define ARM_IWMMXT_wCGR3 11
879 /* If adding a feature bit which corresponds to a Linux ELF
880 * HWCAP bit, remember to update the feature-bit-to-hwcap
881 * mapping in linux-user/elfload.c:get_elf_hwcap().
883 enum arm_features {
884 ARM_FEATURE_VFP,
885 ARM_FEATURE_AUXCR, /* ARM1026 Auxiliary control register. */
886 ARM_FEATURE_XSCALE, /* Intel XScale extensions. */
887 ARM_FEATURE_IWMMXT, /* Intel iwMMXt extension. */
888 ARM_FEATURE_V6,
889 ARM_FEATURE_V6K,
890 ARM_FEATURE_V7,
891 ARM_FEATURE_THUMB2,
892 ARM_FEATURE_MPU, /* Only has Memory Protection Unit, not full MMU. */
893 ARM_FEATURE_VFP3,
894 ARM_FEATURE_VFP_FP16,
895 ARM_FEATURE_NEON,
896 ARM_FEATURE_THUMB_DIV, /* divide supported in Thumb encoding */
897 ARM_FEATURE_M, /* Microcontroller profile. */
898 ARM_FEATURE_OMAPCP, /* OMAP specific CP15 ops handling. */
899 ARM_FEATURE_THUMB2EE,
900 ARM_FEATURE_V7MP, /* v7 Multiprocessing Extensions */
901 ARM_FEATURE_V4T,
902 ARM_FEATURE_V5,
903 ARM_FEATURE_STRONGARM,
904 ARM_FEATURE_VAPA, /* cp15 VA to PA lookups */
905 ARM_FEATURE_ARM_DIV, /* divide supported in ARM encoding */
906 ARM_FEATURE_VFP4, /* VFPv4 (implies that NEON is v2) */
907 ARM_FEATURE_GENERIC_TIMER,
908 ARM_FEATURE_MVFR, /* Media and VFP Feature Registers 0 and 1 */
909 ARM_FEATURE_DUMMY_C15_REGS, /* RAZ/WI all of cp15 crn=15 */
910 ARM_FEATURE_CACHE_TEST_CLEAN, /* 926/1026 style test-and-clean ops */
911 ARM_FEATURE_CACHE_DIRTY_REG, /* 1136/1176 cache dirty status register */
912 ARM_FEATURE_CACHE_BLOCK_OPS, /* v6 optional cache block operations */
913 ARM_FEATURE_MPIDR, /* has cp15 MPIDR */
914 ARM_FEATURE_PXN, /* has Privileged Execute Never bit */
915 ARM_FEATURE_LPAE, /* has Large Physical Address Extension */
916 ARM_FEATURE_V8,
917 ARM_FEATURE_AARCH64, /* supports 64 bit mode */
918 ARM_FEATURE_V8_AES, /* implements AES part of v8 Crypto Extensions */
919 ARM_FEATURE_CBAR, /* has cp15 CBAR */
920 ARM_FEATURE_CRC, /* ARMv8 CRC instructions */
921 ARM_FEATURE_CBAR_RO, /* has cp15 CBAR and it is read-only */
922 ARM_FEATURE_EL2, /* has EL2 Virtualization support */
923 ARM_FEATURE_EL3, /* has EL3 Secure monitor support */
924 ARM_FEATURE_V8_SHA1, /* implements SHA1 part of v8 Crypto Extensions */
925 ARM_FEATURE_V8_SHA256, /* implements SHA256 part of v8 Crypto Extensions */
926 ARM_FEATURE_V8_PMULL, /* implements PMULL part of v8 Crypto Extensions */
927 ARM_FEATURE_THUMB_DSP, /* DSP insns supported in the Thumb encodings */
930 static inline int arm_feature(CPUARMState *env, int feature)
932 return (env->features & (1ULL << feature)) != 0;
935 #if !defined(CONFIG_USER_ONLY)
936 /* Return true if exception levels below EL3 are in secure state,
937 * or would be following an exception return to that level.
938 * Unlike arm_is_secure() (which is always a question about the
939 * _current_ state of the CPU) this doesn't care about the current
940 * EL or mode.
942 static inline bool arm_is_secure_below_el3(CPUARMState *env)
944 if (arm_feature(env, ARM_FEATURE_EL3)) {
945 return !(env->cp15.scr_el3 & SCR_NS);
946 } else {
947 /* If EL3 is not supported then the secure state is implementation
948 * defined, in which case QEMU defaults to non-secure.
950 return false;
954 /* Return true if the processor is in secure state */
955 static inline bool arm_is_secure(CPUARMState *env)
957 if (arm_feature(env, ARM_FEATURE_EL3)) {
958 if (is_a64(env) && extract32(env->pstate, 2, 2) == 3) {
959 /* CPU currently in AArch64 state and EL3 */
960 return true;
961 } else if (!is_a64(env) &&
962 (env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_MON) {
963 /* CPU currently in AArch32 state and monitor mode */
964 return true;
967 return arm_is_secure_below_el3(env);
970 #else
971 static inline bool arm_is_secure_below_el3(CPUARMState *env)
973 return false;
976 static inline bool arm_is_secure(CPUARMState *env)
978 return false;
980 #endif
982 /* Return true if the specified exception level is running in AArch64 state. */
983 static inline bool arm_el_is_aa64(CPUARMState *env, int el)
985 /* This isn't valid for EL0 (if we're in EL0, is_a64() is what you want,
986 * and if we're not in EL0 then the state of EL0 isn't well defined.)
988 assert(el >= 1 && el <= 3);
989 bool aa64 = arm_feature(env, ARM_FEATURE_AARCH64);
991 /* The highest exception level is always at the maximum supported
992 * register width, and then lower levels have a register width controlled
993 * by bits in the SCR or HCR registers.
995 if (el == 3) {
996 return aa64;
999 if (arm_feature(env, ARM_FEATURE_EL3)) {
1000 aa64 = aa64 && (env->cp15.scr_el3 & SCR_RW);
1003 if (el == 2) {
1004 return aa64;
1007 if (arm_feature(env, ARM_FEATURE_EL2) && !arm_is_secure_below_el3(env)) {
1008 aa64 = aa64 && (env->cp15.hcr_el2 & HCR_RW);
1011 return aa64;
1014 /* Function for determing whether guest cp register reads and writes should
1015 * access the secure or non-secure bank of a cp register. When EL3 is
1016 * operating in AArch32 state, the NS-bit determines whether the secure
1017 * instance of a cp register should be used. When EL3 is AArch64 (or if
1018 * it doesn't exist at all) then there is no register banking, and all
1019 * accesses are to the non-secure version.
1021 static inline bool access_secure_reg(CPUARMState *env)
1023 bool ret = (arm_feature(env, ARM_FEATURE_EL3) &&
1024 !arm_el_is_aa64(env, 3) &&
1025 !(env->cp15.scr_el3 & SCR_NS));
1027 return ret;
1030 /* Macros for accessing a specified CP register bank */
1031 #define A32_BANKED_REG_GET(_env, _regname, _secure) \
1032 ((_secure) ? (_env)->cp15._regname##_s : (_env)->cp15._regname##_ns)
1034 #define A32_BANKED_REG_SET(_env, _regname, _secure, _val) \
1035 do { \
1036 if (_secure) { \
1037 (_env)->cp15._regname##_s = (_val); \
1038 } else { \
1039 (_env)->cp15._regname##_ns = (_val); \
1041 } while (0)
1043 /* Macros for automatically accessing a specific CP register bank depending on
1044 * the current secure state of the system. These macros are not intended for
1045 * supporting instruction translation reads/writes as these are dependent
1046 * solely on the SCR.NS bit and not the mode.
1048 #define A32_BANKED_CURRENT_REG_GET(_env, _regname) \
1049 A32_BANKED_REG_GET((_env), _regname, \
1050 (arm_is_secure(_env) && !arm_el_is_aa64((_env), 3)))
1052 #define A32_BANKED_CURRENT_REG_SET(_env, _regname, _val) \
1053 A32_BANKED_REG_SET((_env), _regname, \
1054 (arm_is_secure(_env) && !arm_el_is_aa64((_env), 3)), \
1055 (_val))
1057 void arm_cpu_list(FILE *f, fprintf_function cpu_fprintf);
1058 uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx,
1059 uint32_t cur_el, bool secure);
1061 /* Interface between CPU and Interrupt controller. */
1062 void armv7m_nvic_set_pending(void *opaque, int irq);
1063 int armv7m_nvic_acknowledge_irq(void *opaque);
1064 void armv7m_nvic_complete_irq(void *opaque, int irq);
1066 /* Interface for defining coprocessor registers.
1067 * Registers are defined in tables of arm_cp_reginfo structs
1068 * which are passed to define_arm_cp_regs().
1071 /* When looking up a coprocessor register we look for it
1072 * via an integer which encodes all of:
1073 * coprocessor number
1074 * Crn, Crm, opc1, opc2 fields
1075 * 32 or 64 bit register (ie is it accessed via MRC/MCR
1076 * or via MRRC/MCRR?)
1077 * non-secure/secure bank (AArch32 only)
1078 * We allow 4 bits for opc1 because MRRC/MCRR have a 4 bit field.
1079 * (In this case crn and opc2 should be zero.)
1080 * For AArch64, there is no 32/64 bit size distinction;
1081 * instead all registers have a 2 bit op0, 3 bit op1 and op2,
1082 * and 4 bit CRn and CRm. The encoding patterns are chosen
1083 * to be easy to convert to and from the KVM encodings, and also
1084 * so that the hashtable can contain both AArch32 and AArch64
1085 * registers (to allow for interprocessing where we might run
1086 * 32 bit code on a 64 bit core).
1088 /* This bit is private to our hashtable cpreg; in KVM register
1089 * IDs the AArch64/32 distinction is the KVM_REG_ARM/ARM64
1090 * in the upper bits of the 64 bit ID.
1092 #define CP_REG_AA64_SHIFT 28
1093 #define CP_REG_AA64_MASK (1 << CP_REG_AA64_SHIFT)
1095 /* To enable banking of coprocessor registers depending on ns-bit we
1096 * add a bit to distinguish between secure and non-secure cpregs in the
1097 * hashtable.
1099 #define CP_REG_NS_SHIFT 29
1100 #define CP_REG_NS_MASK (1 << CP_REG_NS_SHIFT)
1102 #define ENCODE_CP_REG(cp, is64, ns, crn, crm, opc1, opc2) \
1103 ((ns) << CP_REG_NS_SHIFT | ((cp) << 16) | ((is64) << 15) | \
1104 ((crn) << 11) | ((crm) << 7) | ((opc1) << 3) | (opc2))
1106 #define ENCODE_AA64_CP_REG(cp, crn, crm, op0, op1, op2) \
1107 (CP_REG_AA64_MASK | \
1108 ((cp) << CP_REG_ARM_COPROC_SHIFT) | \
1109 ((op0) << CP_REG_ARM64_SYSREG_OP0_SHIFT) | \
1110 ((op1) << CP_REG_ARM64_SYSREG_OP1_SHIFT) | \
1111 ((crn) << CP_REG_ARM64_SYSREG_CRN_SHIFT) | \
1112 ((crm) << CP_REG_ARM64_SYSREG_CRM_SHIFT) | \
1113 ((op2) << CP_REG_ARM64_SYSREG_OP2_SHIFT))
1115 /* Convert a full 64 bit KVM register ID to the truncated 32 bit
1116 * version used as a key for the coprocessor register hashtable
1118 static inline uint32_t kvm_to_cpreg_id(uint64_t kvmid)
1120 uint32_t cpregid = kvmid;
1121 if ((kvmid & CP_REG_ARCH_MASK) == CP_REG_ARM64) {
1122 cpregid |= CP_REG_AA64_MASK;
1123 } else {
1124 if ((kvmid & CP_REG_SIZE_MASK) == CP_REG_SIZE_U64) {
1125 cpregid |= (1 << 15);
1128 /* KVM is always non-secure so add the NS flag on AArch32 register
1129 * entries.
1131 cpregid |= 1 << CP_REG_NS_SHIFT;
1133 return cpregid;
1136 /* Convert a truncated 32 bit hashtable key into the full
1137 * 64 bit KVM register ID.
1139 static inline uint64_t cpreg_to_kvm_id(uint32_t cpregid)
1141 uint64_t kvmid;
1143 if (cpregid & CP_REG_AA64_MASK) {
1144 kvmid = cpregid & ~CP_REG_AA64_MASK;
1145 kvmid |= CP_REG_SIZE_U64 | CP_REG_ARM64;
1146 } else {
1147 kvmid = cpregid & ~(1 << 15);
1148 if (cpregid & (1 << 15)) {
1149 kvmid |= CP_REG_SIZE_U64 | CP_REG_ARM;
1150 } else {
1151 kvmid |= CP_REG_SIZE_U32 | CP_REG_ARM;
1154 return kvmid;
1157 /* ARMCPRegInfo type field bits. If the SPECIAL bit is set this is a
1158 * special-behaviour cp reg and bits [15..8] indicate what behaviour
1159 * it has. Otherwise it is a simple cp reg, where CONST indicates that
1160 * TCG can assume the value to be constant (ie load at translate time)
1161 * and 64BIT indicates a 64 bit wide coprocessor register. SUPPRESS_TB_END
1162 * indicates that the TB should not be ended after a write to this register
1163 * (the default is that the TB ends after cp writes). OVERRIDE permits
1164 * a register definition to override a previous definition for the
1165 * same (cp, is64, crn, crm, opc1, opc2) tuple: either the new or the
1166 * old must have the OVERRIDE bit set.
1167 * ALIAS indicates that this register is an alias view of some underlying
1168 * state which is also visible via another register, and that the other
1169 * register is handling migration and reset; registers marked ALIAS will not be
1170 * migrated but may have their state set by syncing of register state from KVM.
1171 * NO_RAW indicates that this register has no underlying state and does not
1172 * support raw access for state saving/loading; it will not be used for either
1173 * migration or KVM state synchronization. (Typically this is for "registers"
1174 * which are actually used as instructions for cache maintenance and so on.)
1175 * IO indicates that this register does I/O and therefore its accesses
1176 * need to be surrounded by gen_io_start()/gen_io_end(). In particular,
1177 * registers which implement clocks or timers require this.
1179 #define ARM_CP_SPECIAL 1
1180 #define ARM_CP_CONST 2
1181 #define ARM_CP_64BIT 4
1182 #define ARM_CP_SUPPRESS_TB_END 8
1183 #define ARM_CP_OVERRIDE 16
1184 #define ARM_CP_ALIAS 32
1185 #define ARM_CP_IO 64
1186 #define ARM_CP_NO_RAW 128
1187 #define ARM_CP_NOP (ARM_CP_SPECIAL | (1 << 8))
1188 #define ARM_CP_WFI (ARM_CP_SPECIAL | (2 << 8))
1189 #define ARM_CP_NZCV (ARM_CP_SPECIAL | (3 << 8))
1190 #define ARM_CP_CURRENTEL (ARM_CP_SPECIAL | (4 << 8))
1191 #define ARM_CP_DC_ZVA (ARM_CP_SPECIAL | (5 << 8))
1192 #define ARM_LAST_SPECIAL ARM_CP_DC_ZVA
1193 /* Used only as a terminator for ARMCPRegInfo lists */
1194 #define ARM_CP_SENTINEL 0xffff
1195 /* Mask of only the flag bits in a type field */
1196 #define ARM_CP_FLAG_MASK 0xff
1198 /* Valid values for ARMCPRegInfo state field, indicating which of
1199 * the AArch32 and AArch64 execution states this register is visible in.
1200 * If the reginfo doesn't explicitly specify then it is AArch32 only.
1201 * If the reginfo is declared to be visible in both states then a second
1202 * reginfo is synthesised for the AArch32 view of the AArch64 register,
1203 * such that the AArch32 view is the lower 32 bits of the AArch64 one.
1204 * Note that we rely on the values of these enums as we iterate through
1205 * the various states in some places.
1207 enum {
1208 ARM_CP_STATE_AA32 = 0,
1209 ARM_CP_STATE_AA64 = 1,
1210 ARM_CP_STATE_BOTH = 2,
1213 /* ARM CP register secure state flags. These flags identify security state
1214 * attributes for a given CP register entry.
1215 * The existence of both or neither secure and non-secure flags indicates that
1216 * the register has both a secure and non-secure hash entry. A single one of
1217 * these flags causes the register to only be hashed for the specified
1218 * security state.
1219 * Although definitions may have any combination of the S/NS bits, each
1220 * registered entry will only have one to identify whether the entry is secure
1221 * or non-secure.
1223 enum {
1224 ARM_CP_SECSTATE_S = (1 << 0), /* bit[0]: Secure state register */
1225 ARM_CP_SECSTATE_NS = (1 << 1), /* bit[1]: Non-secure state register */
1228 /* Return true if cptype is a valid type field. This is used to try to
1229 * catch errors where the sentinel has been accidentally left off the end
1230 * of a list of registers.
1232 static inline bool cptype_valid(int cptype)
1234 return ((cptype & ~ARM_CP_FLAG_MASK) == 0)
1235 || ((cptype & ARM_CP_SPECIAL) &&
1236 ((cptype & ~ARM_CP_FLAG_MASK) <= ARM_LAST_SPECIAL));
1239 /* Access rights:
1240 * We define bits for Read and Write access for what rev C of the v7-AR ARM ARM
1241 * defines as PL0 (user), PL1 (fiq/irq/svc/abt/und/sys, ie privileged), and
1242 * PL2 (hyp). The other level which has Read and Write bits is Secure PL1
1243 * (ie any of the privileged modes in Secure state, or Monitor mode).
1244 * If a register is accessible in one privilege level it's always accessible
1245 * in higher privilege levels too. Since "Secure PL1" also follows this rule
1246 * (ie anything visible in PL2 is visible in S-PL1, some things are only
1247 * visible in S-PL1) but "Secure PL1" is a bit of a mouthful, we bend the
1248 * terminology a little and call this PL3.
1249 * In AArch64 things are somewhat simpler as the PLx bits line up exactly
1250 * with the ELx exception levels.
1252 * If access permissions for a register are more complex than can be
1253 * described with these bits, then use a laxer set of restrictions, and
1254 * do the more restrictive/complex check inside a helper function.
1256 #define PL3_R 0x80
1257 #define PL3_W 0x40
1258 #define PL2_R (0x20 | PL3_R)
1259 #define PL2_W (0x10 | PL3_W)
1260 #define PL1_R (0x08 | PL2_R)
1261 #define PL1_W (0x04 | PL2_W)
1262 #define PL0_R (0x02 | PL1_R)
1263 #define PL0_W (0x01 | PL1_W)
1265 #define PL3_RW (PL3_R | PL3_W)
1266 #define PL2_RW (PL2_R | PL2_W)
1267 #define PL1_RW (PL1_R | PL1_W)
1268 #define PL0_RW (PL0_R | PL0_W)
1270 /* Return the highest implemented Exception Level */
1271 static inline int arm_highest_el(CPUARMState *env)
1273 if (arm_feature(env, ARM_FEATURE_EL3)) {
1274 return 3;
1276 if (arm_feature(env, ARM_FEATURE_EL2)) {
1277 return 2;
1279 return 1;
1282 /* Return the current Exception Level (as per ARMv8; note that this differs
1283 * from the ARMv7 Privilege Level).
1285 static inline int arm_current_el(CPUARMState *env)
1287 if (arm_feature(env, ARM_FEATURE_M)) {
1288 return !((env->v7m.exception == 0) && (env->v7m.control & 1));
1291 if (is_a64(env)) {
1292 return extract32(env->pstate, 2, 2);
1295 switch (env->uncached_cpsr & 0x1f) {
1296 case ARM_CPU_MODE_USR:
1297 return 0;
1298 case ARM_CPU_MODE_HYP:
1299 return 2;
1300 case ARM_CPU_MODE_MON:
1301 return 3;
1302 default:
1303 if (arm_is_secure(env) && !arm_el_is_aa64(env, 3)) {
1304 /* If EL3 is 32-bit then all secure privileged modes run in
1305 * EL3
1307 return 3;
1310 return 1;
1314 typedef struct ARMCPRegInfo ARMCPRegInfo;
1316 typedef enum CPAccessResult {
1317 /* Access is permitted */
1318 CP_ACCESS_OK = 0,
1319 /* Access fails due to a configurable trap or enable which would
1320 * result in a categorized exception syndrome giving information about
1321 * the failing instruction (ie syndrome category 0x3, 0x4, 0x5, 0x6,
1322 * 0xc or 0x18). The exception is taken to the usual target EL (EL1 or
1323 * PL1 if in EL0, otherwise to the current EL).
1325 CP_ACCESS_TRAP = 1,
1326 /* Access fails and results in an exception syndrome 0x0 ("uncategorized").
1327 * Note that this is not a catch-all case -- the set of cases which may
1328 * result in this failure is specifically defined by the architecture.
1330 CP_ACCESS_TRAP_UNCATEGORIZED = 2,
1331 /* As CP_ACCESS_TRAP, but for traps directly to EL2 or EL3 */
1332 CP_ACCESS_TRAP_EL2 = 3,
1333 CP_ACCESS_TRAP_EL3 = 4,
1334 /* As CP_ACCESS_UNCATEGORIZED, but for traps directly to EL2 or EL3 */
1335 CP_ACCESS_TRAP_UNCATEGORIZED_EL2 = 5,
1336 CP_ACCESS_TRAP_UNCATEGORIZED_EL3 = 6,
1337 /* Access fails and results in an exception syndrome for an FP access,
1338 * trapped directly to EL2 or EL3
1340 CP_ACCESS_TRAP_FP_EL2 = 7,
1341 CP_ACCESS_TRAP_FP_EL3 = 8,
1342 } CPAccessResult;
1344 /* Access functions for coprocessor registers. These cannot fail and
1345 * may not raise exceptions.
1347 typedef uint64_t CPReadFn(CPUARMState *env, const ARMCPRegInfo *opaque);
1348 typedef void CPWriteFn(CPUARMState *env, const ARMCPRegInfo *opaque,
1349 uint64_t value);
1350 /* Access permission check functions for coprocessor registers. */
1351 typedef CPAccessResult CPAccessFn(CPUARMState *env,
1352 const ARMCPRegInfo *opaque,
1353 bool isread);
1354 /* Hook function for register reset */
1355 typedef void CPResetFn(CPUARMState *env, const ARMCPRegInfo *opaque);
1357 #define CP_ANY 0xff
1359 /* Definition of an ARM coprocessor register */
1360 struct ARMCPRegInfo {
1361 /* Name of register (useful mainly for debugging, need not be unique) */
1362 const char *name;
1363 /* Location of register: coprocessor number and (crn,crm,opc1,opc2)
1364 * tuple. Any of crm, opc1 and opc2 may be CP_ANY to indicate a
1365 * 'wildcard' field -- any value of that field in the MRC/MCR insn
1366 * will be decoded to this register. The register read and write
1367 * callbacks will be passed an ARMCPRegInfo with the crn/crm/opc1/opc2
1368 * used by the program, so it is possible to register a wildcard and
1369 * then behave differently on read/write if necessary.
1370 * For 64 bit registers, only crm and opc1 are relevant; crn and opc2
1371 * must both be zero.
1372 * For AArch64-visible registers, opc0 is also used.
1373 * Since there are no "coprocessors" in AArch64, cp is purely used as a
1374 * way to distinguish (for KVM's benefit) guest-visible system registers
1375 * from demuxed ones provided to preserve the "no side effects on
1376 * KVM register read/write from QEMU" semantics. cp==0x13 is guest
1377 * visible (to match KVM's encoding); cp==0 will be converted to
1378 * cp==0x13 when the ARMCPRegInfo is registered, for convenience.
1380 uint8_t cp;
1381 uint8_t crn;
1382 uint8_t crm;
1383 uint8_t opc0;
1384 uint8_t opc1;
1385 uint8_t opc2;
1386 /* Execution state in which this register is visible: ARM_CP_STATE_* */
1387 int state;
1388 /* Register type: ARM_CP_* bits/values */
1389 int type;
1390 /* Access rights: PL*_[RW] */
1391 int access;
1392 /* Security state: ARM_CP_SECSTATE_* bits/values */
1393 int secure;
1394 /* The opaque pointer passed to define_arm_cp_regs_with_opaque() when
1395 * this register was defined: can be used to hand data through to the
1396 * register read/write functions, since they are passed the ARMCPRegInfo*.
1398 void *opaque;
1399 /* Value of this register, if it is ARM_CP_CONST. Otherwise, if
1400 * fieldoffset is non-zero, the reset value of the register.
1402 uint64_t resetvalue;
1403 /* Offset of the field in CPUARMState for this register.
1405 * This is not needed if either:
1406 * 1. type is ARM_CP_CONST or one of the ARM_CP_SPECIALs
1407 * 2. both readfn and writefn are specified
1409 ptrdiff_t fieldoffset; /* offsetof(CPUARMState, field) */
1411 /* Offsets of the secure and non-secure fields in CPUARMState for the
1412 * register if it is banked. These fields are only used during the static
1413 * registration of a register. During hashing the bank associated
1414 * with a given security state is copied to fieldoffset which is used from
1415 * there on out.
1417 * It is expected that register definitions use either fieldoffset or
1418 * bank_fieldoffsets in the definition but not both. It is also expected
1419 * that both bank offsets are set when defining a banked register. This
1420 * use indicates that a register is banked.
1422 ptrdiff_t bank_fieldoffsets[2];
1424 /* Function for making any access checks for this register in addition to
1425 * those specified by the 'access' permissions bits. If NULL, no extra
1426 * checks required. The access check is performed at runtime, not at
1427 * translate time.
1429 CPAccessFn *accessfn;
1430 /* Function for handling reads of this register. If NULL, then reads
1431 * will be done by loading from the offset into CPUARMState specified
1432 * by fieldoffset.
1434 CPReadFn *readfn;
1435 /* Function for handling writes of this register. If NULL, then writes
1436 * will be done by writing to the offset into CPUARMState specified
1437 * by fieldoffset.
1439 CPWriteFn *writefn;
1440 /* Function for doing a "raw" read; used when we need to copy
1441 * coprocessor state to the kernel for KVM or out for
1442 * migration. This only needs to be provided if there is also a
1443 * readfn and it has side effects (for instance clear-on-read bits).
1445 CPReadFn *raw_readfn;
1446 /* Function for doing a "raw" write; used when we need to copy KVM
1447 * kernel coprocessor state into userspace, or for inbound
1448 * migration. This only needs to be provided if there is also a
1449 * writefn and it masks out "unwritable" bits or has write-one-to-clear
1450 * or similar behaviour.
1452 CPWriteFn *raw_writefn;
1453 /* Function for resetting the register. If NULL, then reset will be done
1454 * by writing resetvalue to the field specified in fieldoffset. If
1455 * fieldoffset is 0 then no reset will be done.
1457 CPResetFn *resetfn;
1460 /* Macros which are lvalues for the field in CPUARMState for the
1461 * ARMCPRegInfo *ri.
1463 #define CPREG_FIELD32(env, ri) \
1464 (*(uint32_t *)((char *)(env) + (ri)->fieldoffset))
1465 #define CPREG_FIELD64(env, ri) \
1466 (*(uint64_t *)((char *)(env) + (ri)->fieldoffset))
1468 #define REGINFO_SENTINEL { .type = ARM_CP_SENTINEL }
1470 void define_arm_cp_regs_with_opaque(ARMCPU *cpu,
1471 const ARMCPRegInfo *regs, void *opaque);
1472 void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu,
1473 const ARMCPRegInfo *regs, void *opaque);
1474 static inline void define_arm_cp_regs(ARMCPU *cpu, const ARMCPRegInfo *regs)
1476 define_arm_cp_regs_with_opaque(cpu, regs, 0);
1478 static inline void define_one_arm_cp_reg(ARMCPU *cpu, const ARMCPRegInfo *regs)
1480 define_one_arm_cp_reg_with_opaque(cpu, regs, 0);
1482 const ARMCPRegInfo *get_arm_cp_reginfo(GHashTable *cpregs, uint32_t encoded_cp);
1484 /* CPWriteFn that can be used to implement writes-ignored behaviour */
1485 void arm_cp_write_ignore(CPUARMState *env, const ARMCPRegInfo *ri,
1486 uint64_t value);
1487 /* CPReadFn that can be used for read-as-zero behaviour */
1488 uint64_t arm_cp_read_zero(CPUARMState *env, const ARMCPRegInfo *ri);
1490 /* CPResetFn that does nothing, for use if no reset is required even
1491 * if fieldoffset is non zero.
1493 void arm_cp_reset_ignore(CPUARMState *env, const ARMCPRegInfo *opaque);
1495 /* Return true if this reginfo struct's field in the cpu state struct
1496 * is 64 bits wide.
1498 static inline bool cpreg_field_is_64bit(const ARMCPRegInfo *ri)
1500 return (ri->state == ARM_CP_STATE_AA64) || (ri->type & ARM_CP_64BIT);
1503 static inline bool cp_access_ok(int current_el,
1504 const ARMCPRegInfo *ri, int isread)
1506 return (ri->access >> ((current_el * 2) + isread)) & 1;
1509 /* Raw read of a coprocessor register (as needed for migration, etc) */
1510 uint64_t read_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri);
1513 * write_list_to_cpustate
1514 * @cpu: ARMCPU
1516 * For each register listed in the ARMCPU cpreg_indexes list, write
1517 * its value from the cpreg_values list into the ARMCPUState structure.
1518 * This updates TCG's working data structures from KVM data or
1519 * from incoming migration state.
1521 * Returns: true if all register values were updated correctly,
1522 * false if some register was unknown or could not be written.
1523 * Note that we do not stop early on failure -- we will attempt
1524 * writing all registers in the list.
1526 bool write_list_to_cpustate(ARMCPU *cpu);
1529 * write_cpustate_to_list:
1530 * @cpu: ARMCPU
1532 * For each register listed in the ARMCPU cpreg_indexes list, write
1533 * its value from the ARMCPUState structure into the cpreg_values list.
1534 * This is used to copy info from TCG's working data structures into
1535 * KVM or for outbound migration.
1537 * Returns: true if all register values were read correctly,
1538 * false if some register was unknown or could not be read.
1539 * Note that we do not stop early on failure -- we will attempt
1540 * reading all registers in the list.
1542 bool write_cpustate_to_list(ARMCPU *cpu);
1544 /* Does the core conform to the "MicroController" profile. e.g. Cortex-M3.
1545 Note the M in older cores (eg. ARM7TDMI) stands for Multiply. These are
1546 conventional cores (ie. Application or Realtime profile). */
1548 #define IS_M(env) arm_feature(env, ARM_FEATURE_M)
1550 #define ARM_CPUID_TI915T 0x54029152
1551 #define ARM_CPUID_TI925T 0x54029252
1553 #if defined(CONFIG_USER_ONLY)
1554 #define TARGET_PAGE_BITS 12
1555 #else
1556 /* The ARM MMU allows 1k pages. */
1557 /* ??? Linux doesn't actually use these, and they're deprecated in recent
1558 architecture revisions. Maybe a configure option to disable them. */
1559 #define TARGET_PAGE_BITS 10
1560 #endif
1562 #if defined(TARGET_AARCH64)
1563 # define TARGET_PHYS_ADDR_SPACE_BITS 48
1564 # define TARGET_VIRT_ADDR_SPACE_BITS 64
1565 #else
1566 # define TARGET_PHYS_ADDR_SPACE_BITS 40
1567 # define TARGET_VIRT_ADDR_SPACE_BITS 32
1568 #endif
1570 static inline bool arm_excp_unmasked(CPUState *cs, unsigned int excp_idx,
1571 unsigned int target_el)
1573 CPUARMState *env = cs->env_ptr;
1574 unsigned int cur_el = arm_current_el(env);
1575 bool secure = arm_is_secure(env);
1576 bool pstate_unmasked;
1577 int8_t unmasked = 0;
1579 /* Don't take exceptions if they target a lower EL.
1580 * This check should catch any exceptions that would not be taken but left
1581 * pending.
1583 if (cur_el > target_el) {
1584 return false;
1587 switch (excp_idx) {
1588 case EXCP_FIQ:
1589 pstate_unmasked = !(env->daif & PSTATE_F);
1590 break;
1592 case EXCP_IRQ:
1593 pstate_unmasked = !(env->daif & PSTATE_I);
1594 break;
1596 case EXCP_VFIQ:
1597 if (secure || !(env->cp15.hcr_el2 & HCR_FMO)) {
1598 /* VFIQs are only taken when hypervized and non-secure. */
1599 return false;
1601 return !(env->daif & PSTATE_F);
1602 case EXCP_VIRQ:
1603 if (secure || !(env->cp15.hcr_el2 & HCR_IMO)) {
1604 /* VIRQs are only taken when hypervized and non-secure. */
1605 return false;
1607 return !(env->daif & PSTATE_I);
1608 default:
1609 g_assert_not_reached();
1612 /* Use the target EL, current execution state and SCR/HCR settings to
1613 * determine whether the corresponding CPSR bit is used to mask the
1614 * interrupt.
1616 if ((target_el > cur_el) && (target_el != 1)) {
1617 /* Exceptions targeting a higher EL may not be maskable */
1618 if (arm_feature(env, ARM_FEATURE_AARCH64)) {
1619 /* 64-bit masking rules are simple: exceptions to EL3
1620 * can't be masked, and exceptions to EL2 can only be
1621 * masked from Secure state. The HCR and SCR settings
1622 * don't affect the masking logic, only the interrupt routing.
1624 if (target_el == 3 || !secure) {
1625 unmasked = 1;
1627 } else {
1628 /* The old 32-bit-only environment has a more complicated
1629 * masking setup. HCR and SCR bits not only affect interrupt
1630 * routing but also change the behaviour of masking.
1632 bool hcr, scr;
1634 switch (excp_idx) {
1635 case EXCP_FIQ:
1636 /* If FIQs are routed to EL3 or EL2 then there are cases where
1637 * we override the CPSR.F in determining if the exception is
1638 * masked or not. If neither of these are set then we fall back
1639 * to the CPSR.F setting otherwise we further assess the state
1640 * below.
1642 hcr = (env->cp15.hcr_el2 & HCR_FMO);
1643 scr = (env->cp15.scr_el3 & SCR_FIQ);
1645 /* When EL3 is 32-bit, the SCR.FW bit controls whether the
1646 * CPSR.F bit masks FIQ interrupts when taken in non-secure
1647 * state. If SCR.FW is set then FIQs can be masked by CPSR.F
1648 * when non-secure but only when FIQs are only routed to EL3.
1650 scr = scr && !((env->cp15.scr_el3 & SCR_FW) && !hcr);
1651 break;
1652 case EXCP_IRQ:
1653 /* When EL3 execution state is 32-bit, if HCR.IMO is set then
1654 * we may override the CPSR.I masking when in non-secure state.
1655 * The SCR.IRQ setting has already been taken into consideration
1656 * when setting the target EL, so it does not have a further
1657 * affect here.
1659 hcr = (env->cp15.hcr_el2 & HCR_IMO);
1660 scr = false;
1661 break;
1662 default:
1663 g_assert_not_reached();
1666 if ((scr || hcr) && !secure) {
1667 unmasked = 1;
1672 /* The PSTATE bits only mask the interrupt if we have not overriden the
1673 * ability above.
1675 return unmasked || pstate_unmasked;
1678 #define cpu_init(cpu_model) CPU(cpu_arm_init(cpu_model))
1680 #define cpu_exec cpu_arm_exec
1681 #define cpu_signal_handler cpu_arm_signal_handler
1682 #define cpu_list arm_cpu_list
1684 /* ARM has the following "translation regimes" (as the ARM ARM calls them):
1686 * If EL3 is 64-bit:
1687 * + NonSecure EL1 & 0 stage 1
1688 * + NonSecure EL1 & 0 stage 2
1689 * + NonSecure EL2
1690 * + Secure EL1 & EL0
1691 * + Secure EL3
1692 * If EL3 is 32-bit:
1693 * + NonSecure PL1 & 0 stage 1
1694 * + NonSecure PL1 & 0 stage 2
1695 * + NonSecure PL2
1696 * + Secure PL0 & PL1
1697 * (reminder: for 32 bit EL3, Secure PL1 is *EL3*, not EL1.)
1699 * For QEMU, an mmu_idx is not quite the same as a translation regime because:
1700 * 1. we need to split the "EL1 & 0" regimes into two mmu_idxes, because they
1701 * may differ in access permissions even if the VA->PA map is the same
1702 * 2. we want to cache in our TLB the full VA->IPA->PA lookup for a stage 1+2
1703 * translation, which means that we have one mmu_idx that deals with two
1704 * concatenated translation regimes [this sort of combined s1+2 TLB is
1705 * architecturally permitted]
1706 * 3. we don't need to allocate an mmu_idx to translations that we won't be
1707 * handling via the TLB. The only way to do a stage 1 translation without
1708 * the immediate stage 2 translation is via the ATS or AT system insns,
1709 * which can be slow-pathed and always do a page table walk.
1710 * 4. we can also safely fold together the "32 bit EL3" and "64 bit EL3"
1711 * translation regimes, because they map reasonably well to each other
1712 * and they can't both be active at the same time.
1713 * This gives us the following list of mmu_idx values:
1715 * NS EL0 (aka NS PL0) stage 1+2
1716 * NS EL1 (aka NS PL1) stage 1+2
1717 * NS EL2 (aka NS PL2)
1718 * S EL3 (aka S PL1)
1719 * S EL0 (aka S PL0)
1720 * S EL1 (not used if EL3 is 32 bit)
1721 * NS EL0+1 stage 2
1723 * (The last of these is an mmu_idx because we want to be able to use the TLB
1724 * for the accesses done as part of a stage 1 page table walk, rather than
1725 * having to walk the stage 2 page table over and over.)
1727 * Our enumeration includes at the end some entries which are not "true"
1728 * mmu_idx values in that they don't have corresponding TLBs and are only
1729 * valid for doing slow path page table walks.
1731 * The constant names here are patterned after the general style of the names
1732 * of the AT/ATS operations.
1733 * The values used are carefully arranged to make mmu_idx => EL lookup easy.
1735 typedef enum ARMMMUIdx {
1736 ARMMMUIdx_S12NSE0 = 0,
1737 ARMMMUIdx_S12NSE1 = 1,
1738 ARMMMUIdx_S1E2 = 2,
1739 ARMMMUIdx_S1E3 = 3,
1740 ARMMMUIdx_S1SE0 = 4,
1741 ARMMMUIdx_S1SE1 = 5,
1742 ARMMMUIdx_S2NS = 6,
1743 /* Indexes below here don't have TLBs and are used only for AT system
1744 * instructions or for the first stage of an S12 page table walk.
1746 ARMMMUIdx_S1NSE0 = 7,
1747 ARMMMUIdx_S1NSE1 = 8,
1748 } ARMMMUIdx;
1750 #define MMU_USER_IDX 0
1752 /* Return the exception level we're running at if this is our mmu_idx */
1753 static inline int arm_mmu_idx_to_el(ARMMMUIdx mmu_idx)
1755 assert(mmu_idx < ARMMMUIdx_S2NS);
1756 return mmu_idx & 3;
1759 /* Determine the current mmu_idx to use for normal loads/stores */
1760 static inline int cpu_mmu_index(CPUARMState *env, bool ifetch)
1762 int el = arm_current_el(env);
1764 if (el < 2 && arm_is_secure_below_el3(env)) {
1765 return ARMMMUIdx_S1SE0 + el;
1767 return el;
1770 /* Indexes used when registering address spaces with cpu_address_space_init */
1771 typedef enum ARMASIdx {
1772 ARMASIdx_NS = 0,
1773 ARMASIdx_S = 1,
1774 } ARMASIdx;
1776 /* Return the Exception Level targeted by debug exceptions. */
1777 static inline int arm_debug_target_el(CPUARMState *env)
1779 bool secure = arm_is_secure(env);
1780 bool route_to_el2 = false;
1782 if (arm_feature(env, ARM_FEATURE_EL2) && !secure) {
1783 route_to_el2 = env->cp15.hcr_el2 & HCR_TGE ||
1784 env->cp15.mdcr_el2 & (1 << 8);
1787 if (route_to_el2) {
1788 return 2;
1789 } else if (arm_feature(env, ARM_FEATURE_EL3) &&
1790 !arm_el_is_aa64(env, 3) && secure) {
1791 return 3;
1792 } else {
1793 return 1;
1797 static inline bool aa64_generate_debug_exceptions(CPUARMState *env)
1799 if (arm_is_secure(env)) {
1800 /* MDCR_EL3.SDD disables debug events from Secure state */
1801 if (extract32(env->cp15.mdcr_el3, 16, 1) != 0
1802 || arm_current_el(env) == 3) {
1803 return false;
1807 if (arm_current_el(env) == arm_debug_target_el(env)) {
1808 if ((extract32(env->cp15.mdscr_el1, 13, 1) == 0)
1809 || (env->daif & PSTATE_D)) {
1810 return false;
1813 return true;
1816 static inline bool aa32_generate_debug_exceptions(CPUARMState *env)
1818 int el = arm_current_el(env);
1820 if (el == 0 && arm_el_is_aa64(env, 1)) {
1821 return aa64_generate_debug_exceptions(env);
1824 if (arm_is_secure(env)) {
1825 int spd;
1827 if (el == 0 && (env->cp15.sder & 1)) {
1828 /* SDER.SUIDEN means debug exceptions from Secure EL0
1829 * are always enabled. Otherwise they are controlled by
1830 * SDCR.SPD like those from other Secure ELs.
1832 return true;
1835 spd = extract32(env->cp15.mdcr_el3, 14, 2);
1836 switch (spd) {
1837 case 1:
1838 /* SPD == 0b01 is reserved, but behaves as 0b00. */
1839 case 0:
1840 /* For 0b00 we return true if external secure invasive debug
1841 * is enabled. On real hardware this is controlled by external
1842 * signals to the core. QEMU always permits debug, and behaves
1843 * as if DBGEN, SPIDEN, NIDEN and SPNIDEN are all tied high.
1845 return true;
1846 case 2:
1847 return false;
1848 case 3:
1849 return true;
1853 return el != 2;
1856 /* Return true if debugging exceptions are currently enabled.
1857 * This corresponds to what in ARM ARM pseudocode would be
1858 * if UsingAArch32() then
1859 * return AArch32.GenerateDebugExceptions()
1860 * else
1861 * return AArch64.GenerateDebugExceptions()
1862 * We choose to push the if() down into this function for clarity,
1863 * since the pseudocode has it at all callsites except for the one in
1864 * CheckSoftwareStep(), where it is elided because both branches would
1865 * always return the same value.
1867 * Parts of the pseudocode relating to EL2 and EL3 are omitted because we
1868 * don't yet implement those exception levels or their associated trap bits.
1870 static inline bool arm_generate_debug_exceptions(CPUARMState *env)
1872 if (env->aarch64) {
1873 return aa64_generate_debug_exceptions(env);
1874 } else {
1875 return aa32_generate_debug_exceptions(env);
1879 /* Is single-stepping active? (Note that the "is EL_D AArch64?" check
1880 * implicitly means this always returns false in pre-v8 CPUs.)
1882 static inline bool arm_singlestep_active(CPUARMState *env)
1884 return extract32(env->cp15.mdscr_el1, 0, 1)
1885 && arm_el_is_aa64(env, arm_debug_target_el(env))
1886 && arm_generate_debug_exceptions(env);
1889 #include "exec/cpu-all.h"
1891 /* Bit usage in the TB flags field: bit 31 indicates whether we are
1892 * in 32 or 64 bit mode. The meaning of the other bits depends on that.
1893 * We put flags which are shared between 32 and 64 bit mode at the top
1894 * of the word, and flags which apply to only one mode at the bottom.
1896 #define ARM_TBFLAG_AARCH64_STATE_SHIFT 31
1897 #define ARM_TBFLAG_AARCH64_STATE_MASK (1U << ARM_TBFLAG_AARCH64_STATE_SHIFT)
1898 #define ARM_TBFLAG_MMUIDX_SHIFT 28
1899 #define ARM_TBFLAG_MMUIDX_MASK (0x7 << ARM_TBFLAG_MMUIDX_SHIFT)
1900 #define ARM_TBFLAG_SS_ACTIVE_SHIFT 27
1901 #define ARM_TBFLAG_SS_ACTIVE_MASK (1 << ARM_TBFLAG_SS_ACTIVE_SHIFT)
1902 #define ARM_TBFLAG_PSTATE_SS_SHIFT 26
1903 #define ARM_TBFLAG_PSTATE_SS_MASK (1 << ARM_TBFLAG_PSTATE_SS_SHIFT)
1904 /* Target EL if we take a floating-point-disabled exception */
1905 #define ARM_TBFLAG_FPEXC_EL_SHIFT 24
1906 #define ARM_TBFLAG_FPEXC_EL_MASK (0x3 << ARM_TBFLAG_FPEXC_EL_SHIFT)
1908 /* Bit usage when in AArch32 state: */
1909 #define ARM_TBFLAG_THUMB_SHIFT 0
1910 #define ARM_TBFLAG_THUMB_MASK (1 << ARM_TBFLAG_THUMB_SHIFT)
1911 #define ARM_TBFLAG_VECLEN_SHIFT 1
1912 #define ARM_TBFLAG_VECLEN_MASK (0x7 << ARM_TBFLAG_VECLEN_SHIFT)
1913 #define ARM_TBFLAG_VECSTRIDE_SHIFT 4
1914 #define ARM_TBFLAG_VECSTRIDE_MASK (0x3 << ARM_TBFLAG_VECSTRIDE_SHIFT)
1915 #define ARM_TBFLAG_VFPEN_SHIFT 7
1916 #define ARM_TBFLAG_VFPEN_MASK (1 << ARM_TBFLAG_VFPEN_SHIFT)
1917 #define ARM_TBFLAG_CONDEXEC_SHIFT 8
1918 #define ARM_TBFLAG_CONDEXEC_MASK (0xff << ARM_TBFLAG_CONDEXEC_SHIFT)
1919 #define ARM_TBFLAG_BSWAP_CODE_SHIFT 16
1920 #define ARM_TBFLAG_BSWAP_CODE_MASK (1 << ARM_TBFLAG_BSWAP_CODE_SHIFT)
1921 /* We store the bottom two bits of the CPAR as TB flags and handle
1922 * checks on the other bits at runtime
1924 #define ARM_TBFLAG_XSCALE_CPAR_SHIFT 17
1925 #define ARM_TBFLAG_XSCALE_CPAR_MASK (3 << ARM_TBFLAG_XSCALE_CPAR_SHIFT)
1926 /* Indicates whether cp register reads and writes by guest code should access
1927 * the secure or nonsecure bank of banked registers; note that this is not
1928 * the same thing as the current security state of the processor!
1930 #define ARM_TBFLAG_NS_SHIFT 19
1931 #define ARM_TBFLAG_NS_MASK (1 << ARM_TBFLAG_NS_SHIFT)
1933 /* Bit usage when in AArch64 state: currently we have no A64 specific bits */
1935 /* some convenience accessor macros */
1936 #define ARM_TBFLAG_AARCH64_STATE(F) \
1937 (((F) & ARM_TBFLAG_AARCH64_STATE_MASK) >> ARM_TBFLAG_AARCH64_STATE_SHIFT)
1938 #define ARM_TBFLAG_MMUIDX(F) \
1939 (((F) & ARM_TBFLAG_MMUIDX_MASK) >> ARM_TBFLAG_MMUIDX_SHIFT)
1940 #define ARM_TBFLAG_SS_ACTIVE(F) \
1941 (((F) & ARM_TBFLAG_SS_ACTIVE_MASK) >> ARM_TBFLAG_SS_ACTIVE_SHIFT)
1942 #define ARM_TBFLAG_PSTATE_SS(F) \
1943 (((F) & ARM_TBFLAG_PSTATE_SS_MASK) >> ARM_TBFLAG_PSTATE_SS_SHIFT)
1944 #define ARM_TBFLAG_FPEXC_EL(F) \
1945 (((F) & ARM_TBFLAG_FPEXC_EL_MASK) >> ARM_TBFLAG_FPEXC_EL_SHIFT)
1946 #define ARM_TBFLAG_THUMB(F) \
1947 (((F) & ARM_TBFLAG_THUMB_MASK) >> ARM_TBFLAG_THUMB_SHIFT)
1948 #define ARM_TBFLAG_VECLEN(F) \
1949 (((F) & ARM_TBFLAG_VECLEN_MASK) >> ARM_TBFLAG_VECLEN_SHIFT)
1950 #define ARM_TBFLAG_VECSTRIDE(F) \
1951 (((F) & ARM_TBFLAG_VECSTRIDE_MASK) >> ARM_TBFLAG_VECSTRIDE_SHIFT)
1952 #define ARM_TBFLAG_VFPEN(F) \
1953 (((F) & ARM_TBFLAG_VFPEN_MASK) >> ARM_TBFLAG_VFPEN_SHIFT)
1954 #define ARM_TBFLAG_CONDEXEC(F) \
1955 (((F) & ARM_TBFLAG_CONDEXEC_MASK) >> ARM_TBFLAG_CONDEXEC_SHIFT)
1956 #define ARM_TBFLAG_BSWAP_CODE(F) \
1957 (((F) & ARM_TBFLAG_BSWAP_CODE_MASK) >> ARM_TBFLAG_BSWAP_CODE_SHIFT)
1958 #define ARM_TBFLAG_XSCALE_CPAR(F) \
1959 (((F) & ARM_TBFLAG_XSCALE_CPAR_MASK) >> ARM_TBFLAG_XSCALE_CPAR_SHIFT)
1960 #define ARM_TBFLAG_NS(F) \
1961 (((F) & ARM_TBFLAG_NS_MASK) >> ARM_TBFLAG_NS_SHIFT)
1963 /* Return the exception level to which FP-disabled exceptions should
1964 * be taken, or 0 if FP is enabled.
1966 static inline int fp_exception_el(CPUARMState *env)
1968 int fpen;
1969 int cur_el = arm_current_el(env);
1971 /* CPACR and the CPTR registers don't exist before v6, so FP is
1972 * always accessible
1974 if (!arm_feature(env, ARM_FEATURE_V6)) {
1975 return 0;
1978 /* The CPACR controls traps to EL1, or PL1 if we're 32 bit:
1979 * 0, 2 : trap EL0 and EL1/PL1 accesses
1980 * 1 : trap only EL0 accesses
1981 * 3 : trap no accesses
1983 fpen = extract32(env->cp15.cpacr_el1, 20, 2);
1984 switch (fpen) {
1985 case 0:
1986 case 2:
1987 if (cur_el == 0 || cur_el == 1) {
1988 /* Trap to PL1, which might be EL1 or EL3 */
1989 if (arm_is_secure(env) && !arm_el_is_aa64(env, 3)) {
1990 return 3;
1992 return 1;
1994 if (cur_el == 3 && !is_a64(env)) {
1995 /* Secure PL1 running at EL3 */
1996 return 3;
1998 break;
1999 case 1:
2000 if (cur_el == 0) {
2001 return 1;
2003 break;
2004 case 3:
2005 break;
2008 /* For the CPTR registers we don't need to guard with an ARM_FEATURE
2009 * check because zero bits in the registers mean "don't trap".
2012 /* CPTR_EL2 : present in v7VE or v8 */
2013 if (cur_el <= 2 && extract32(env->cp15.cptr_el[2], 10, 1)
2014 && !arm_is_secure_below_el3(env)) {
2015 /* Trap FP ops at EL2, NS-EL1 or NS-EL0 to EL2 */
2016 return 2;
2019 /* CPTR_EL3 : present in v8 */
2020 if (extract32(env->cp15.cptr_el[3], 10, 1)) {
2021 /* Trap all FP ops to EL3 */
2022 return 3;
2025 return 0;
2028 static inline void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
2029 target_ulong *cs_base, int *flags)
2031 if (is_a64(env)) {
2032 *pc = env->pc;
2033 *flags = ARM_TBFLAG_AARCH64_STATE_MASK;
2034 } else {
2035 *pc = env->regs[15];
2036 *flags = (env->thumb << ARM_TBFLAG_THUMB_SHIFT)
2037 | (env->vfp.vec_len << ARM_TBFLAG_VECLEN_SHIFT)
2038 | (env->vfp.vec_stride << ARM_TBFLAG_VECSTRIDE_SHIFT)
2039 | (env->condexec_bits << ARM_TBFLAG_CONDEXEC_SHIFT)
2040 | (env->bswap_code << ARM_TBFLAG_BSWAP_CODE_SHIFT);
2041 if (!(access_secure_reg(env))) {
2042 *flags |= ARM_TBFLAG_NS_MASK;
2044 if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30)
2045 || arm_el_is_aa64(env, 1)) {
2046 *flags |= ARM_TBFLAG_VFPEN_MASK;
2048 *flags |= (extract32(env->cp15.c15_cpar, 0, 2)
2049 << ARM_TBFLAG_XSCALE_CPAR_SHIFT);
2052 *flags |= (cpu_mmu_index(env, false) << ARM_TBFLAG_MMUIDX_SHIFT);
2053 /* The SS_ACTIVE and PSTATE_SS bits correspond to the state machine
2054 * states defined in the ARM ARM for software singlestep:
2055 * SS_ACTIVE PSTATE.SS State
2056 * 0 x Inactive (the TB flag for SS is always 0)
2057 * 1 0 Active-pending
2058 * 1 1 Active-not-pending
2060 if (arm_singlestep_active(env)) {
2061 *flags |= ARM_TBFLAG_SS_ACTIVE_MASK;
2062 if (is_a64(env)) {
2063 if (env->pstate & PSTATE_SS) {
2064 *flags |= ARM_TBFLAG_PSTATE_SS_MASK;
2066 } else {
2067 if (env->uncached_cpsr & PSTATE_SS) {
2068 *flags |= ARM_TBFLAG_PSTATE_SS_MASK;
2072 *flags |= fp_exception_el(env) << ARM_TBFLAG_FPEXC_EL_SHIFT;
2074 *cs_base = 0;
2077 #include "exec/exec-all.h"
2079 enum {
2080 QEMU_PSCI_CONDUIT_DISABLED = 0,
2081 QEMU_PSCI_CONDUIT_SMC = 1,
2082 QEMU_PSCI_CONDUIT_HVC = 2,
2085 #ifndef CONFIG_USER_ONLY
2086 /* Return the address space index to use for a memory access */
2087 static inline int arm_asidx_from_attrs(CPUState *cs, MemTxAttrs attrs)
2089 return attrs.secure ? ARMASIdx_S : ARMASIdx_NS;
2092 /* Return the AddressSpace to use for a memory access
2093 * (which depends on whether the access is S or NS, and whether
2094 * the board gave us a separate AddressSpace for S accesses).
2096 static inline AddressSpace *arm_addressspace(CPUState *cs, MemTxAttrs attrs)
2098 return cpu_get_address_space(cs, arm_asidx_from_attrs(cs, attrs));
2100 #endif
2102 #endif