Introduce gic_class_name() instead of repeating condition
[qemu/cris-port.git] / hw / arm / virt.c
blob94694d6530238eabc2ef2f8d0606d344e23474da
1 /*
2 * ARM mach-virt emulation
4 * Copyright (c) 2013 Linaro Limited
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2 or later, as published by the Free Software Foundation.
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
15 * You should have received a copy of the GNU General Public License along with
16 * this program. If not, see <http://www.gnu.org/licenses/>.
18 * Emulate a virtual board which works by passing Linux all the information
19 * it needs about what devices are present via the device tree.
20 * There are some restrictions about what we can do here:
21 * + we can only present devices whose Linux drivers will work based
22 * purely on the device tree with no platform data at all
23 * + we want to present a very stripped-down minimalist platform,
24 * both because this reduces the security attack surface from the guest
25 * and also because it reduces our exposure to being broken when
26 * the kernel updates its device tree bindings and requires further
27 * information in a device binding that we aren't providing.
28 * This is essentially the same approach kvmtool uses.
31 #include "hw/sysbus.h"
32 #include "hw/arm/arm.h"
33 #include "hw/arm/primecell.h"
34 #include "hw/arm/virt.h"
35 #include "hw/devices.h"
36 #include "net/net.h"
37 #include "sysemu/block-backend.h"
38 #include "sysemu/device_tree.h"
39 #include "sysemu/sysemu.h"
40 #include "sysemu/kvm.h"
41 #include "hw/boards.h"
42 #include "hw/loader.h"
43 #include "exec/address-spaces.h"
44 #include "qemu/bitops.h"
45 #include "qemu/error-report.h"
46 #include "hw/pci-host/gpex.h"
47 #include "hw/arm/virt-acpi-build.h"
48 #include "hw/arm/sysbus-fdt.h"
49 #include "hw/platform-bus.h"
50 #include "hw/arm/fdt.h"
51 #include "hw/intc/arm_gic_common.h"
52 #include "kvm_arm.h"
54 /* Number of external interrupt lines to configure the GIC with */
55 #define NUM_IRQS 256
57 #define PLATFORM_BUS_NUM_IRQS 64
59 static ARMPlatformBusSystemParams platform_bus_params;
61 typedef struct VirtBoardInfo {
62 struct arm_boot_info bootinfo;
63 const char *cpu_model;
64 const MemMapEntry *memmap;
65 const int *irqmap;
66 int smp_cpus;
67 void *fdt;
68 int fdt_size;
69 uint32_t clock_phandle;
70 uint32_t gic_phandle;
71 uint32_t v2m_phandle;
72 } VirtBoardInfo;
74 typedef struct {
75 MachineClass parent;
76 VirtBoardInfo *daughterboard;
77 } VirtMachineClass;
79 typedef struct {
80 MachineState parent;
81 bool secure;
82 } VirtMachineState;
84 #define TYPE_VIRT_MACHINE "virt"
85 #define VIRT_MACHINE(obj) \
86 OBJECT_CHECK(VirtMachineState, (obj), TYPE_VIRT_MACHINE)
87 #define VIRT_MACHINE_GET_CLASS(obj) \
88 OBJECT_GET_CLASS(VirtMachineClass, obj, TYPE_VIRT_MACHINE)
89 #define VIRT_MACHINE_CLASS(klass) \
90 OBJECT_CLASS_CHECK(VirtMachineClass, klass, TYPE_VIRT_MACHINE)
92 /* Addresses and sizes of our components.
93 * 0..128MB is space for a flash device so we can run bootrom code such as UEFI.
94 * 128MB..256MB is used for miscellaneous device I/O.
95 * 256MB..1GB is reserved for possible future PCI support (ie where the
96 * PCI memory window will go if we add a PCI host controller).
97 * 1GB and up is RAM (which may happily spill over into the
98 * high memory region beyond 4GB).
99 * This represents a compromise between how much RAM can be given to
100 * a 32 bit VM and leaving space for expansion and in particular for PCI.
101 * Note that devices should generally be placed at multiples of 0x10000,
102 * to accommodate guests using 64K pages.
104 static const MemMapEntry a15memmap[] = {
105 /* Space up to 0x8000000 is reserved for a boot ROM */
106 [VIRT_FLASH] = { 0, 0x08000000 },
107 [VIRT_CPUPERIPHS] = { 0x08000000, 0x00020000 },
108 /* GIC distributor and CPU interfaces sit inside the CPU peripheral space */
109 [VIRT_GIC_DIST] = { 0x08000000, 0x00010000 },
110 [VIRT_GIC_CPU] = { 0x08010000, 0x00010000 },
111 [VIRT_GIC_V2M] = { 0x08020000, 0x00001000 },
112 [VIRT_UART] = { 0x09000000, 0x00001000 },
113 [VIRT_RTC] = { 0x09010000, 0x00001000 },
114 [VIRT_FW_CFG] = { 0x09020000, 0x0000000a },
115 [VIRT_MMIO] = { 0x0a000000, 0x00000200 },
116 /* ...repeating for a total of NUM_VIRTIO_TRANSPORTS, each of that size */
117 [VIRT_PLATFORM_BUS] = { 0x0c000000, 0x02000000 },
118 [VIRT_PCIE_MMIO] = { 0x10000000, 0x2eff0000 },
119 [VIRT_PCIE_PIO] = { 0x3eff0000, 0x00010000 },
120 [VIRT_PCIE_ECAM] = { 0x3f000000, 0x01000000 },
121 [VIRT_MEM] = { 0x40000000, 30ULL * 1024 * 1024 * 1024 },
124 static const int a15irqmap[] = {
125 [VIRT_UART] = 1,
126 [VIRT_RTC] = 2,
127 [VIRT_PCIE] = 3, /* ... to 6 */
128 [VIRT_MMIO] = 16, /* ...to 16 + NUM_VIRTIO_TRANSPORTS - 1 */
129 [VIRT_GIC_V2M] = 48, /* ...to 48 + NUM_GICV2M_SPIS - 1 */
130 [VIRT_PLATFORM_BUS] = 112, /* ...to 112 + PLATFORM_BUS_NUM_IRQS -1 */
133 static VirtBoardInfo machines[] = {
135 .cpu_model = "cortex-a15",
136 .memmap = a15memmap,
137 .irqmap = a15irqmap,
140 .cpu_model = "cortex-a53",
141 .memmap = a15memmap,
142 .irqmap = a15irqmap,
145 .cpu_model = "cortex-a57",
146 .memmap = a15memmap,
147 .irqmap = a15irqmap,
150 .cpu_model = "host",
151 .memmap = a15memmap,
152 .irqmap = a15irqmap,
156 static VirtBoardInfo *find_machine_info(const char *cpu)
158 int i;
160 for (i = 0; i < ARRAY_SIZE(machines); i++) {
161 if (strcmp(cpu, machines[i].cpu_model) == 0) {
162 return &machines[i];
165 return NULL;
168 static void create_fdt(VirtBoardInfo *vbi)
170 void *fdt = create_device_tree(&vbi->fdt_size);
172 if (!fdt) {
173 error_report("create_device_tree() failed");
174 exit(1);
177 vbi->fdt = fdt;
179 /* Header */
180 qemu_fdt_setprop_string(fdt, "/", "compatible", "linux,dummy-virt");
181 qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2);
182 qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2);
185 * /chosen and /memory nodes must exist for load_dtb
186 * to fill in necessary properties later
188 qemu_fdt_add_subnode(fdt, "/chosen");
189 qemu_fdt_add_subnode(fdt, "/memory");
190 qemu_fdt_setprop_string(fdt, "/memory", "device_type", "memory");
192 /* Clock node, for the benefit of the UART. The kernel device tree
193 * binding documentation claims the PL011 node clock properties are
194 * optional but in practice if you omit them the kernel refuses to
195 * probe for the device.
197 vbi->clock_phandle = qemu_fdt_alloc_phandle(fdt);
198 qemu_fdt_add_subnode(fdt, "/apb-pclk");
199 qemu_fdt_setprop_string(fdt, "/apb-pclk", "compatible", "fixed-clock");
200 qemu_fdt_setprop_cell(fdt, "/apb-pclk", "#clock-cells", 0x0);
201 qemu_fdt_setprop_cell(fdt, "/apb-pclk", "clock-frequency", 24000000);
202 qemu_fdt_setprop_string(fdt, "/apb-pclk", "clock-output-names",
203 "clk24mhz");
204 qemu_fdt_setprop_cell(fdt, "/apb-pclk", "phandle", vbi->clock_phandle);
208 static void fdt_add_psci_node(const VirtBoardInfo *vbi)
210 uint32_t cpu_suspend_fn;
211 uint32_t cpu_off_fn;
212 uint32_t cpu_on_fn;
213 uint32_t migrate_fn;
214 void *fdt = vbi->fdt;
215 ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(0));
217 qemu_fdt_add_subnode(fdt, "/psci");
218 if (armcpu->psci_version == 2) {
219 const char comp[] = "arm,psci-0.2\0arm,psci";
220 qemu_fdt_setprop(fdt, "/psci", "compatible", comp, sizeof(comp));
222 cpu_off_fn = QEMU_PSCI_0_2_FN_CPU_OFF;
223 if (arm_feature(&armcpu->env, ARM_FEATURE_AARCH64)) {
224 cpu_suspend_fn = QEMU_PSCI_0_2_FN64_CPU_SUSPEND;
225 cpu_on_fn = QEMU_PSCI_0_2_FN64_CPU_ON;
226 migrate_fn = QEMU_PSCI_0_2_FN64_MIGRATE;
227 } else {
228 cpu_suspend_fn = QEMU_PSCI_0_2_FN_CPU_SUSPEND;
229 cpu_on_fn = QEMU_PSCI_0_2_FN_CPU_ON;
230 migrate_fn = QEMU_PSCI_0_2_FN_MIGRATE;
232 } else {
233 qemu_fdt_setprop_string(fdt, "/psci", "compatible", "arm,psci");
235 cpu_suspend_fn = QEMU_PSCI_0_1_FN_CPU_SUSPEND;
236 cpu_off_fn = QEMU_PSCI_0_1_FN_CPU_OFF;
237 cpu_on_fn = QEMU_PSCI_0_1_FN_CPU_ON;
238 migrate_fn = QEMU_PSCI_0_1_FN_MIGRATE;
241 /* We adopt the PSCI spec's nomenclature, and use 'conduit' to refer
242 * to the instruction that should be used to invoke PSCI functions.
243 * However, the device tree binding uses 'method' instead, so that is
244 * what we should use here.
246 qemu_fdt_setprop_string(fdt, "/psci", "method", "hvc");
248 qemu_fdt_setprop_cell(fdt, "/psci", "cpu_suspend", cpu_suspend_fn);
249 qemu_fdt_setprop_cell(fdt, "/psci", "cpu_off", cpu_off_fn);
250 qemu_fdt_setprop_cell(fdt, "/psci", "cpu_on", cpu_on_fn);
251 qemu_fdt_setprop_cell(fdt, "/psci", "migrate", migrate_fn);
254 static void fdt_add_timer_nodes(const VirtBoardInfo *vbi)
256 /* Note that on A15 h/w these interrupts are level-triggered,
257 * but for the GIC implementation provided by both QEMU and KVM
258 * they are edge-triggered.
260 ARMCPU *armcpu;
261 uint32_t irqflags = GIC_FDT_IRQ_FLAGS_EDGE_LO_HI;
263 irqflags = deposit32(irqflags, GIC_FDT_IRQ_PPI_CPU_START,
264 GIC_FDT_IRQ_PPI_CPU_WIDTH, (1 << vbi->smp_cpus) - 1);
266 qemu_fdt_add_subnode(vbi->fdt, "/timer");
268 armcpu = ARM_CPU(qemu_get_cpu(0));
269 if (arm_feature(&armcpu->env, ARM_FEATURE_V8)) {
270 const char compat[] = "arm,armv8-timer\0arm,armv7-timer";
271 qemu_fdt_setprop(vbi->fdt, "/timer", "compatible",
272 compat, sizeof(compat));
273 } else {
274 qemu_fdt_setprop_string(vbi->fdt, "/timer", "compatible",
275 "arm,armv7-timer");
277 qemu_fdt_setprop_cells(vbi->fdt, "/timer", "interrupts",
278 GIC_FDT_IRQ_TYPE_PPI, ARCH_TIMER_S_EL1_IRQ, irqflags,
279 GIC_FDT_IRQ_TYPE_PPI, ARCH_TIMER_NS_EL1_IRQ, irqflags,
280 GIC_FDT_IRQ_TYPE_PPI, ARCH_TIMER_VIRT_IRQ, irqflags,
281 GIC_FDT_IRQ_TYPE_PPI, ARCH_TIMER_NS_EL2_IRQ, irqflags);
284 static void fdt_add_cpu_nodes(const VirtBoardInfo *vbi)
286 int cpu;
288 qemu_fdt_add_subnode(vbi->fdt, "/cpus");
289 qemu_fdt_setprop_cell(vbi->fdt, "/cpus", "#address-cells", 0x1);
290 qemu_fdt_setprop_cell(vbi->fdt, "/cpus", "#size-cells", 0x0);
292 for (cpu = vbi->smp_cpus - 1; cpu >= 0; cpu--) {
293 char *nodename = g_strdup_printf("/cpus/cpu@%d", cpu);
294 ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(cpu));
296 qemu_fdt_add_subnode(vbi->fdt, nodename);
297 qemu_fdt_setprop_string(vbi->fdt, nodename, "device_type", "cpu");
298 qemu_fdt_setprop_string(vbi->fdt, nodename, "compatible",
299 armcpu->dtb_compatible);
301 if (vbi->smp_cpus > 1) {
302 qemu_fdt_setprop_string(vbi->fdt, nodename,
303 "enable-method", "psci");
306 qemu_fdt_setprop_cell(vbi->fdt, nodename, "reg", armcpu->mp_affinity);
307 g_free(nodename);
311 static void fdt_add_v2m_gic_node(VirtBoardInfo *vbi)
313 vbi->v2m_phandle = qemu_fdt_alloc_phandle(vbi->fdt);
314 qemu_fdt_add_subnode(vbi->fdt, "/intc/v2m");
315 qemu_fdt_setprop_string(vbi->fdt, "/intc/v2m", "compatible",
316 "arm,gic-v2m-frame");
317 qemu_fdt_setprop(vbi->fdt, "/intc/v2m", "msi-controller", NULL, 0);
318 qemu_fdt_setprop_sized_cells(vbi->fdt, "/intc/v2m", "reg",
319 2, vbi->memmap[VIRT_GIC_V2M].base,
320 2, vbi->memmap[VIRT_GIC_V2M].size);
321 qemu_fdt_setprop_cell(vbi->fdt, "/intc/v2m", "phandle", vbi->v2m_phandle);
324 static void fdt_add_gic_node(VirtBoardInfo *vbi)
326 vbi->gic_phandle = qemu_fdt_alloc_phandle(vbi->fdt);
327 qemu_fdt_setprop_cell(vbi->fdt, "/", "interrupt-parent", vbi->gic_phandle);
329 qemu_fdt_add_subnode(vbi->fdt, "/intc");
330 /* 'cortex-a15-gic' means 'GIC v2' */
331 qemu_fdt_setprop_string(vbi->fdt, "/intc", "compatible",
332 "arm,cortex-a15-gic");
333 qemu_fdt_setprop_cell(vbi->fdt, "/intc", "#interrupt-cells", 3);
334 qemu_fdt_setprop(vbi->fdt, "/intc", "interrupt-controller", NULL, 0);
335 qemu_fdt_setprop_sized_cells(vbi->fdt, "/intc", "reg",
336 2, vbi->memmap[VIRT_GIC_DIST].base,
337 2, vbi->memmap[VIRT_GIC_DIST].size,
338 2, vbi->memmap[VIRT_GIC_CPU].base,
339 2, vbi->memmap[VIRT_GIC_CPU].size);
340 qemu_fdt_setprop_cell(vbi->fdt, "/intc", "#address-cells", 0x2);
341 qemu_fdt_setprop_cell(vbi->fdt, "/intc", "#size-cells", 0x2);
342 qemu_fdt_setprop(vbi->fdt, "/intc", "ranges", NULL, 0);
343 qemu_fdt_setprop_cell(vbi->fdt, "/intc", "phandle", vbi->gic_phandle);
346 static void create_v2m(VirtBoardInfo *vbi, qemu_irq *pic)
348 int i;
349 int irq = vbi->irqmap[VIRT_GIC_V2M];
350 DeviceState *dev;
352 dev = qdev_create(NULL, "arm-gicv2m");
353 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, vbi->memmap[VIRT_GIC_V2M].base);
354 qdev_prop_set_uint32(dev, "base-spi", irq);
355 qdev_prop_set_uint32(dev, "num-spi", NUM_GICV2M_SPIS);
356 qdev_init_nofail(dev);
358 for (i = 0; i < NUM_GICV2M_SPIS; i++) {
359 sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, pic[irq + i]);
362 fdt_add_v2m_gic_node(vbi);
365 static void create_gic(VirtBoardInfo *vbi, qemu_irq *pic)
367 /* We create a standalone GIC v2 */
368 DeviceState *gicdev;
369 SysBusDevice *gicbusdev;
370 const char *gictype;
371 int i;
373 gictype = gic_class_name();
375 gicdev = qdev_create(NULL, gictype);
376 qdev_prop_set_uint32(gicdev, "revision", 2);
377 qdev_prop_set_uint32(gicdev, "num-cpu", smp_cpus);
378 /* Note that the num-irq property counts both internal and external
379 * interrupts; there are always 32 of the former (mandated by GIC spec).
381 qdev_prop_set_uint32(gicdev, "num-irq", NUM_IRQS + 32);
382 qdev_init_nofail(gicdev);
383 gicbusdev = SYS_BUS_DEVICE(gicdev);
384 sysbus_mmio_map(gicbusdev, 0, vbi->memmap[VIRT_GIC_DIST].base);
385 sysbus_mmio_map(gicbusdev, 1, vbi->memmap[VIRT_GIC_CPU].base);
387 /* Wire the outputs from each CPU's generic timer to the
388 * appropriate GIC PPI inputs, and the GIC's IRQ output to
389 * the CPU's IRQ input.
391 for (i = 0; i < smp_cpus; i++) {
392 DeviceState *cpudev = DEVICE(qemu_get_cpu(i));
393 int ppibase = NUM_IRQS + i * GIC_INTERNAL + GIC_NR_SGIS;
394 /* physical timer; we wire it up to the non-secure timer's ID,
395 * since a real A15 always has TrustZone but QEMU doesn't.
397 qdev_connect_gpio_out(cpudev, 0,
398 qdev_get_gpio_in(gicdev,
399 ppibase + ARCH_TIMER_NS_EL1_IRQ));
400 /* virtual timer */
401 qdev_connect_gpio_out(cpudev, 1,
402 qdev_get_gpio_in(gicdev,
403 ppibase + ARCH_TIMER_VIRT_IRQ));
404 /* Hypervisor timer. */
405 qdev_connect_gpio_out(cpudev, 2,
406 qdev_get_gpio_in(gicdev,
407 ppibase + ARCH_TIMER_NS_EL2_IRQ));
409 sysbus_connect_irq(gicbusdev, i, qdev_get_gpio_in(cpudev, ARM_CPU_IRQ));
410 sysbus_connect_irq(gicbusdev, i + smp_cpus,
411 qdev_get_gpio_in(cpudev, ARM_CPU_FIQ));
414 for (i = 0; i < NUM_IRQS; i++) {
415 pic[i] = qdev_get_gpio_in(gicdev, i);
418 fdt_add_gic_node(vbi);
420 create_v2m(vbi, pic);
423 static void create_uart(const VirtBoardInfo *vbi, qemu_irq *pic)
425 char *nodename;
426 hwaddr base = vbi->memmap[VIRT_UART].base;
427 hwaddr size = vbi->memmap[VIRT_UART].size;
428 int irq = vbi->irqmap[VIRT_UART];
429 const char compat[] = "arm,pl011\0arm,primecell";
430 const char clocknames[] = "uartclk\0apb_pclk";
432 sysbus_create_simple("pl011", base, pic[irq]);
434 nodename = g_strdup_printf("/pl011@%" PRIx64, base);
435 qemu_fdt_add_subnode(vbi->fdt, nodename);
436 /* Note that we can't use setprop_string because of the embedded NUL */
437 qemu_fdt_setprop(vbi->fdt, nodename, "compatible",
438 compat, sizeof(compat));
439 qemu_fdt_setprop_sized_cells(vbi->fdt, nodename, "reg",
440 2, base, 2, size);
441 qemu_fdt_setprop_cells(vbi->fdt, nodename, "interrupts",
442 GIC_FDT_IRQ_TYPE_SPI, irq,
443 GIC_FDT_IRQ_FLAGS_LEVEL_HI);
444 qemu_fdt_setprop_cells(vbi->fdt, nodename, "clocks",
445 vbi->clock_phandle, vbi->clock_phandle);
446 qemu_fdt_setprop(vbi->fdt, nodename, "clock-names",
447 clocknames, sizeof(clocknames));
449 qemu_fdt_setprop_string(vbi->fdt, "/chosen", "stdout-path", nodename);
450 g_free(nodename);
453 static void create_rtc(const VirtBoardInfo *vbi, qemu_irq *pic)
455 char *nodename;
456 hwaddr base = vbi->memmap[VIRT_RTC].base;
457 hwaddr size = vbi->memmap[VIRT_RTC].size;
458 int irq = vbi->irqmap[VIRT_RTC];
459 const char compat[] = "arm,pl031\0arm,primecell";
461 sysbus_create_simple("pl031", base, pic[irq]);
463 nodename = g_strdup_printf("/pl031@%" PRIx64, base);
464 qemu_fdt_add_subnode(vbi->fdt, nodename);
465 qemu_fdt_setprop(vbi->fdt, nodename, "compatible", compat, sizeof(compat));
466 qemu_fdt_setprop_sized_cells(vbi->fdt, nodename, "reg",
467 2, base, 2, size);
468 qemu_fdt_setprop_cells(vbi->fdt, nodename, "interrupts",
469 GIC_FDT_IRQ_TYPE_SPI, irq,
470 GIC_FDT_IRQ_FLAGS_LEVEL_HI);
471 qemu_fdt_setprop_cell(vbi->fdt, nodename, "clocks", vbi->clock_phandle);
472 qemu_fdt_setprop_string(vbi->fdt, nodename, "clock-names", "apb_pclk");
473 g_free(nodename);
476 static void create_virtio_devices(const VirtBoardInfo *vbi, qemu_irq *pic)
478 int i;
479 hwaddr size = vbi->memmap[VIRT_MMIO].size;
481 /* We create the transports in forwards order. Since qbus_realize()
482 * prepends (not appends) new child buses, the incrementing loop below will
483 * create a list of virtio-mmio buses with decreasing base addresses.
485 * When a -device option is processed from the command line,
486 * qbus_find_recursive() picks the next free virtio-mmio bus in forwards
487 * order. The upshot is that -device options in increasing command line
488 * order are mapped to virtio-mmio buses with decreasing base addresses.
490 * When this code was originally written, that arrangement ensured that the
491 * guest Linux kernel would give the lowest "name" (/dev/vda, eth0, etc) to
492 * the first -device on the command line. (The end-to-end order is a
493 * function of this loop, qbus_realize(), qbus_find_recursive(), and the
494 * guest kernel's name-to-address assignment strategy.)
496 * Meanwhile, the kernel's traversal seems to have been reversed; see eg.
497 * the message, if not necessarily the code, of commit 70161ff336.
498 * Therefore the loop now establishes the inverse of the original intent.
500 * Unfortunately, we can't counteract the kernel change by reversing the
501 * loop; it would break existing command lines.
503 * In any case, the kernel makes no guarantee about the stability of
504 * enumeration order of virtio devices (as demonstrated by it changing
505 * between kernel versions). For reliable and stable identification
506 * of disks users must use UUIDs or similar mechanisms.
508 for (i = 0; i < NUM_VIRTIO_TRANSPORTS; i++) {
509 int irq = vbi->irqmap[VIRT_MMIO] + i;
510 hwaddr base = vbi->memmap[VIRT_MMIO].base + i * size;
512 sysbus_create_simple("virtio-mmio", base, pic[irq]);
515 /* We add dtb nodes in reverse order so that they appear in the finished
516 * device tree lowest address first.
518 * Note that this mapping is independent of the loop above. The previous
519 * loop influences virtio device to virtio transport assignment, whereas
520 * this loop controls how virtio transports are laid out in the dtb.
522 for (i = NUM_VIRTIO_TRANSPORTS - 1; i >= 0; i--) {
523 char *nodename;
524 int irq = vbi->irqmap[VIRT_MMIO] + i;
525 hwaddr base = vbi->memmap[VIRT_MMIO].base + i * size;
527 nodename = g_strdup_printf("/virtio_mmio@%" PRIx64, base);
528 qemu_fdt_add_subnode(vbi->fdt, nodename);
529 qemu_fdt_setprop_string(vbi->fdt, nodename,
530 "compatible", "virtio,mmio");
531 qemu_fdt_setprop_sized_cells(vbi->fdt, nodename, "reg",
532 2, base, 2, size);
533 qemu_fdt_setprop_cells(vbi->fdt, nodename, "interrupts",
534 GIC_FDT_IRQ_TYPE_SPI, irq,
535 GIC_FDT_IRQ_FLAGS_EDGE_LO_HI);
536 g_free(nodename);
540 static void create_one_flash(const char *name, hwaddr flashbase,
541 hwaddr flashsize)
543 /* Create and map a single flash device. We use the same
544 * parameters as the flash devices on the Versatile Express board.
546 DriveInfo *dinfo = drive_get_next(IF_PFLASH);
547 DeviceState *dev = qdev_create(NULL, "cfi.pflash01");
548 const uint64_t sectorlength = 256 * 1024;
550 if (dinfo) {
551 qdev_prop_set_drive(dev, "drive", blk_by_legacy_dinfo(dinfo),
552 &error_abort);
555 qdev_prop_set_uint32(dev, "num-blocks", flashsize / sectorlength);
556 qdev_prop_set_uint64(dev, "sector-length", sectorlength);
557 qdev_prop_set_uint8(dev, "width", 4);
558 qdev_prop_set_uint8(dev, "device-width", 2);
559 qdev_prop_set_bit(dev, "big-endian", false);
560 qdev_prop_set_uint16(dev, "id0", 0x89);
561 qdev_prop_set_uint16(dev, "id1", 0x18);
562 qdev_prop_set_uint16(dev, "id2", 0x00);
563 qdev_prop_set_uint16(dev, "id3", 0x00);
564 qdev_prop_set_string(dev, "name", name);
565 qdev_init_nofail(dev);
567 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, flashbase);
570 static void create_flash(const VirtBoardInfo *vbi)
572 /* Create two flash devices to fill the VIRT_FLASH space in the memmap.
573 * Any file passed via -bios goes in the first of these.
575 hwaddr flashsize = vbi->memmap[VIRT_FLASH].size / 2;
576 hwaddr flashbase = vbi->memmap[VIRT_FLASH].base;
577 char *nodename;
579 if (bios_name) {
580 char *fn;
581 int image_size;
583 if (drive_get(IF_PFLASH, 0, 0)) {
584 error_report("The contents of the first flash device may be "
585 "specified with -bios or with -drive if=pflash... "
586 "but you cannot use both options at once");
587 exit(1);
589 fn = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
590 if (!fn) {
591 error_report("Could not find ROM image '%s'", bios_name);
592 exit(1);
594 image_size = load_image_targphys(fn, flashbase, flashsize);
595 g_free(fn);
596 if (image_size < 0) {
597 error_report("Could not load ROM image '%s'", bios_name);
598 exit(1);
602 create_one_flash("virt.flash0", flashbase, flashsize);
603 create_one_flash("virt.flash1", flashbase + flashsize, flashsize);
605 nodename = g_strdup_printf("/flash@%" PRIx64, flashbase);
606 qemu_fdt_add_subnode(vbi->fdt, nodename);
607 qemu_fdt_setprop_string(vbi->fdt, nodename, "compatible", "cfi-flash");
608 qemu_fdt_setprop_sized_cells(vbi->fdt, nodename, "reg",
609 2, flashbase, 2, flashsize,
610 2, flashbase + flashsize, 2, flashsize);
611 qemu_fdt_setprop_cell(vbi->fdt, nodename, "bank-width", 4);
612 g_free(nodename);
615 static void create_fw_cfg(const VirtBoardInfo *vbi)
617 hwaddr base = vbi->memmap[VIRT_FW_CFG].base;
618 hwaddr size = vbi->memmap[VIRT_FW_CFG].size;
619 char *nodename;
621 fw_cfg_init_mem_wide(base + 8, base, 8);
623 nodename = g_strdup_printf("/fw-cfg@%" PRIx64, base);
624 qemu_fdt_add_subnode(vbi->fdt, nodename);
625 qemu_fdt_setprop_string(vbi->fdt, nodename,
626 "compatible", "qemu,fw-cfg-mmio");
627 qemu_fdt_setprop_sized_cells(vbi->fdt, nodename, "reg",
628 2, base, 2, size);
629 g_free(nodename);
632 static void create_pcie_irq_map(const VirtBoardInfo *vbi, uint32_t gic_phandle,
633 int first_irq, const char *nodename)
635 int devfn, pin;
636 uint32_t full_irq_map[4 * 4 * 10] = { 0 };
637 uint32_t *irq_map = full_irq_map;
639 for (devfn = 0; devfn <= 0x18; devfn += 0x8) {
640 for (pin = 0; pin < 4; pin++) {
641 int irq_type = GIC_FDT_IRQ_TYPE_SPI;
642 int irq_nr = first_irq + ((pin + PCI_SLOT(devfn)) % PCI_NUM_PINS);
643 int irq_level = GIC_FDT_IRQ_FLAGS_LEVEL_HI;
644 int i;
646 uint32_t map[] = {
647 devfn << 8, 0, 0, /* devfn */
648 pin + 1, /* PCI pin */
649 gic_phandle, 0, 0, irq_type, irq_nr, irq_level }; /* GIC irq */
651 /* Convert map to big endian */
652 for (i = 0; i < 10; i++) {
653 irq_map[i] = cpu_to_be32(map[i]);
655 irq_map += 10;
659 qemu_fdt_setprop(vbi->fdt, nodename, "interrupt-map",
660 full_irq_map, sizeof(full_irq_map));
662 qemu_fdt_setprop_cells(vbi->fdt, nodename, "interrupt-map-mask",
663 0x1800, 0, 0, /* devfn (PCI_SLOT(3)) */
664 0x7 /* PCI irq */);
667 static void create_pcie(const VirtBoardInfo *vbi, qemu_irq *pic)
669 hwaddr base_mmio = vbi->memmap[VIRT_PCIE_MMIO].base;
670 hwaddr size_mmio = vbi->memmap[VIRT_PCIE_MMIO].size;
671 hwaddr base_pio = vbi->memmap[VIRT_PCIE_PIO].base;
672 hwaddr size_pio = vbi->memmap[VIRT_PCIE_PIO].size;
673 hwaddr base_ecam = vbi->memmap[VIRT_PCIE_ECAM].base;
674 hwaddr size_ecam = vbi->memmap[VIRT_PCIE_ECAM].size;
675 hwaddr base = base_mmio;
676 int nr_pcie_buses = size_ecam / PCIE_MMCFG_SIZE_MIN;
677 int irq = vbi->irqmap[VIRT_PCIE];
678 MemoryRegion *mmio_alias;
679 MemoryRegion *mmio_reg;
680 MemoryRegion *ecam_alias;
681 MemoryRegion *ecam_reg;
682 DeviceState *dev;
683 char *nodename;
684 int i;
686 dev = qdev_create(NULL, TYPE_GPEX_HOST);
687 qdev_init_nofail(dev);
689 /* Map only the first size_ecam bytes of ECAM space */
690 ecam_alias = g_new0(MemoryRegion, 1);
691 ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0);
692 memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam",
693 ecam_reg, 0, size_ecam);
694 memory_region_add_subregion(get_system_memory(), base_ecam, ecam_alias);
696 /* Map the MMIO window into system address space so as to expose
697 * the section of PCI MMIO space which starts at the same base address
698 * (ie 1:1 mapping for that part of PCI MMIO space visible through
699 * the window).
701 mmio_alias = g_new0(MemoryRegion, 1);
702 mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1);
703 memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio",
704 mmio_reg, base_mmio, size_mmio);
705 memory_region_add_subregion(get_system_memory(), base_mmio, mmio_alias);
707 /* Map IO port space */
708 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, base_pio);
710 for (i = 0; i < GPEX_NUM_IRQS; i++) {
711 sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, pic[irq + i]);
714 nodename = g_strdup_printf("/pcie@%" PRIx64, base);
715 qemu_fdt_add_subnode(vbi->fdt, nodename);
716 qemu_fdt_setprop_string(vbi->fdt, nodename,
717 "compatible", "pci-host-ecam-generic");
718 qemu_fdt_setprop_string(vbi->fdt, nodename, "device_type", "pci");
719 qemu_fdt_setprop_cell(vbi->fdt, nodename, "#address-cells", 3);
720 qemu_fdt_setprop_cell(vbi->fdt, nodename, "#size-cells", 2);
721 qemu_fdt_setprop_cells(vbi->fdt, nodename, "bus-range", 0,
722 nr_pcie_buses - 1);
724 qemu_fdt_setprop_cells(vbi->fdt, nodename, "msi-parent", vbi->v2m_phandle);
726 qemu_fdt_setprop_sized_cells(vbi->fdt, nodename, "reg",
727 2, base_ecam, 2, size_ecam);
728 qemu_fdt_setprop_sized_cells(vbi->fdt, nodename, "ranges",
729 1, FDT_PCI_RANGE_IOPORT, 2, 0,
730 2, base_pio, 2, size_pio,
731 1, FDT_PCI_RANGE_MMIO, 2, base_mmio,
732 2, base_mmio, 2, size_mmio);
734 qemu_fdt_setprop_cell(vbi->fdt, nodename, "#interrupt-cells", 1);
735 create_pcie_irq_map(vbi, vbi->gic_phandle, irq, nodename);
737 g_free(nodename);
740 static void create_platform_bus(VirtBoardInfo *vbi, qemu_irq *pic)
742 DeviceState *dev;
743 SysBusDevice *s;
744 int i;
745 ARMPlatformBusFDTParams *fdt_params = g_new(ARMPlatformBusFDTParams, 1);
746 MemoryRegion *sysmem = get_system_memory();
748 platform_bus_params.platform_bus_base = vbi->memmap[VIRT_PLATFORM_BUS].base;
749 platform_bus_params.platform_bus_size = vbi->memmap[VIRT_PLATFORM_BUS].size;
750 platform_bus_params.platform_bus_first_irq = vbi->irqmap[VIRT_PLATFORM_BUS];
751 platform_bus_params.platform_bus_num_irqs = PLATFORM_BUS_NUM_IRQS;
753 fdt_params->system_params = &platform_bus_params;
754 fdt_params->binfo = &vbi->bootinfo;
755 fdt_params->intc = "/intc";
757 * register a machine init done notifier that creates the device tree
758 * nodes of the platform bus and its children dynamic sysbus devices
760 arm_register_platform_bus_fdt_creator(fdt_params);
762 dev = qdev_create(NULL, TYPE_PLATFORM_BUS_DEVICE);
763 dev->id = TYPE_PLATFORM_BUS_DEVICE;
764 qdev_prop_set_uint32(dev, "num_irqs",
765 platform_bus_params.platform_bus_num_irqs);
766 qdev_prop_set_uint32(dev, "mmio_size",
767 platform_bus_params.platform_bus_size);
768 qdev_init_nofail(dev);
769 s = SYS_BUS_DEVICE(dev);
771 for (i = 0; i < platform_bus_params.platform_bus_num_irqs; i++) {
772 int irqn = platform_bus_params.platform_bus_first_irq + i;
773 sysbus_connect_irq(s, i, pic[irqn]);
776 memory_region_add_subregion(sysmem,
777 platform_bus_params.platform_bus_base,
778 sysbus_mmio_get_region(s, 0));
781 static void *machvirt_dtb(const struct arm_boot_info *binfo, int *fdt_size)
783 const VirtBoardInfo *board = (const VirtBoardInfo *)binfo;
785 *fdt_size = board->fdt_size;
786 return board->fdt;
789 static
790 void virt_guest_info_machine_done(Notifier *notifier, void *data)
792 VirtGuestInfoState *guest_info_state = container_of(notifier,
793 VirtGuestInfoState, machine_done);
794 virt_acpi_setup(&guest_info_state->info);
797 static void machvirt_init(MachineState *machine)
799 VirtMachineState *vms = VIRT_MACHINE(machine);
800 qemu_irq pic[NUM_IRQS];
801 MemoryRegion *sysmem = get_system_memory();
802 int n;
803 MemoryRegion *ram = g_new(MemoryRegion, 1);
804 const char *cpu_model = machine->cpu_model;
805 VirtBoardInfo *vbi;
806 VirtGuestInfoState *guest_info_state = g_malloc0(sizeof *guest_info_state);
807 VirtGuestInfo *guest_info = &guest_info_state->info;
808 char **cpustr;
810 if (!cpu_model) {
811 cpu_model = "cortex-a15";
814 /* Separate the actual CPU model name from any appended features */
815 cpustr = g_strsplit(cpu_model, ",", 2);
817 vbi = find_machine_info(cpustr[0]);
819 if (!vbi) {
820 error_report("mach-virt: CPU %s not supported", cpustr[0]);
821 exit(1);
824 vbi->smp_cpus = smp_cpus;
826 if (machine->ram_size > vbi->memmap[VIRT_MEM].size) {
827 error_report("mach-virt: cannot model more than 30GB RAM");
828 exit(1);
831 create_fdt(vbi);
833 for (n = 0; n < smp_cpus; n++) {
834 ObjectClass *oc = cpu_class_by_name(TYPE_ARM_CPU, cpustr[0]);
835 CPUClass *cc = CPU_CLASS(oc);
836 Object *cpuobj;
837 Error *err = NULL;
838 char *cpuopts = g_strdup(cpustr[1]);
840 if (!oc) {
841 fprintf(stderr, "Unable to find CPU definition\n");
842 exit(1);
844 cpuobj = object_new(object_class_get_name(oc));
846 /* Handle any CPU options specified by the user */
847 cc->parse_features(CPU(cpuobj), cpuopts, &err);
848 g_free(cpuopts);
849 if (err) {
850 error_report_err(err);
851 exit(1);
854 if (!vms->secure) {
855 object_property_set_bool(cpuobj, false, "has_el3", NULL);
858 object_property_set_int(cpuobj, QEMU_PSCI_CONDUIT_HVC, "psci-conduit",
859 NULL);
861 /* Secondary CPUs start in PSCI powered-down state */
862 if (n > 0) {
863 object_property_set_bool(cpuobj, true, "start-powered-off", NULL);
866 if (object_property_find(cpuobj, "reset-cbar", NULL)) {
867 object_property_set_int(cpuobj, vbi->memmap[VIRT_CPUPERIPHS].base,
868 "reset-cbar", &error_abort);
871 object_property_set_bool(cpuobj, true, "realized", NULL);
873 g_strfreev(cpustr);
874 fdt_add_timer_nodes(vbi);
875 fdt_add_cpu_nodes(vbi);
876 fdt_add_psci_node(vbi);
878 memory_region_allocate_system_memory(ram, NULL, "mach-virt.ram",
879 machine->ram_size);
880 memory_region_add_subregion(sysmem, vbi->memmap[VIRT_MEM].base, ram);
882 create_flash(vbi);
884 create_gic(vbi, pic);
886 create_uart(vbi, pic);
888 create_rtc(vbi, pic);
890 create_pcie(vbi, pic);
892 /* Create mmio transports, so the user can create virtio backends
893 * (which will be automatically plugged in to the transports). If
894 * no backend is created the transport will just sit harmlessly idle.
896 create_virtio_devices(vbi, pic);
898 create_fw_cfg(vbi);
899 rom_set_fw(fw_cfg_find());
901 guest_info->smp_cpus = smp_cpus;
902 guest_info->fw_cfg = fw_cfg_find();
903 guest_info->memmap = vbi->memmap;
904 guest_info->irqmap = vbi->irqmap;
905 guest_info_state->machine_done.notify = virt_guest_info_machine_done;
906 qemu_add_machine_init_done_notifier(&guest_info_state->machine_done);
908 vbi->bootinfo.ram_size = machine->ram_size;
909 vbi->bootinfo.kernel_filename = machine->kernel_filename;
910 vbi->bootinfo.kernel_cmdline = machine->kernel_cmdline;
911 vbi->bootinfo.initrd_filename = machine->initrd_filename;
912 vbi->bootinfo.nb_cpus = smp_cpus;
913 vbi->bootinfo.board_id = -1;
914 vbi->bootinfo.loader_start = vbi->memmap[VIRT_MEM].base;
915 vbi->bootinfo.get_dtb = machvirt_dtb;
916 vbi->bootinfo.firmware_loaded = bios_name || drive_get(IF_PFLASH, 0, 0);
917 arm_load_kernel(ARM_CPU(first_cpu), &vbi->bootinfo);
920 * arm_load_kernel machine init done notifier registration must
921 * happen before the platform_bus_create call. In this latter,
922 * another notifier is registered which adds platform bus nodes.
923 * Notifiers are executed in registration reverse order.
925 create_platform_bus(vbi, pic);
928 static bool virt_get_secure(Object *obj, Error **errp)
930 VirtMachineState *vms = VIRT_MACHINE(obj);
932 return vms->secure;
935 static void virt_set_secure(Object *obj, bool value, Error **errp)
937 VirtMachineState *vms = VIRT_MACHINE(obj);
939 vms->secure = value;
942 static void virt_instance_init(Object *obj)
944 VirtMachineState *vms = VIRT_MACHINE(obj);
946 /* EL3 is enabled by default on virt */
947 vms->secure = true;
948 object_property_add_bool(obj, "secure", virt_get_secure,
949 virt_set_secure, NULL);
950 object_property_set_description(obj, "secure",
951 "Set on/off to enable/disable the ARM "
952 "Security Extensions (TrustZone)",
953 NULL);
956 static void virt_class_init(ObjectClass *oc, void *data)
958 MachineClass *mc = MACHINE_CLASS(oc);
960 mc->name = TYPE_VIRT_MACHINE;
961 mc->desc = "ARM Virtual Machine",
962 mc->init = machvirt_init;
963 mc->max_cpus = 8;
964 mc->has_dynamic_sysbus = true;
965 mc->block_default_type = IF_VIRTIO;
966 mc->no_cdrom = 1;
969 static const TypeInfo machvirt_info = {
970 .name = TYPE_VIRT_MACHINE,
971 .parent = TYPE_MACHINE,
972 .instance_size = sizeof(VirtMachineState),
973 .instance_init = virt_instance_init,
974 .class_size = sizeof(VirtMachineClass),
975 .class_init = virt_class_init,
978 static void machvirt_machine_init(void)
980 type_register_static(&machvirt_info);
983 machine_init(machvirt_machine_init);