ARM: ACPI: Add GPIO controller in ACPI DSDT table
[qemu/cris-port.git] / hw / arm / virt-acpi-build.c
blobc9d67ccbd3cb5af201087b6e5585a70864471283
1 /* Support for generating ACPI tables and passing them to Guests
3 * ARM virt ACPI generation
5 * Copyright (C) 2008-2010 Kevin O'Connor <kevin@koconnor.net>
6 * Copyright (C) 2006 Fabrice Bellard
7 * Copyright (C) 2013 Red Hat Inc
9 * Author: Michael S. Tsirkin <mst@redhat.com>
11 * Copyright (c) 2015 HUAWEI TECHNOLOGIES CO.,LTD.
13 * Author: Shannon Zhao <zhaoshenglong@huawei.com>
15 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License as published by
17 * the Free Software Foundation; either version 2 of the License, or
18 * (at your option) any later version.
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
25 * You should have received a copy of the GNU General Public License along
26 * with this program; if not, see <http://www.gnu.org/licenses/>.
29 #include "qemu-common.h"
30 #include "hw/arm/virt-acpi-build.h"
31 #include "qemu/bitmap.h"
32 #include "trace.h"
33 #include "qom/cpu.h"
34 #include "target-arm/cpu.h"
35 #include "hw/acpi/acpi-defs.h"
36 #include "hw/acpi/acpi.h"
37 #include "hw/nvram/fw_cfg.h"
38 #include "hw/acpi/bios-linker-loader.h"
39 #include "hw/loader.h"
40 #include "hw/hw.h"
41 #include "hw/acpi/aml-build.h"
42 #include "hw/pci/pcie_host.h"
43 #include "hw/pci/pci.h"
45 #define ARM_SPI_BASE 32
47 typedef struct VirtAcpiCpuInfo {
48 DECLARE_BITMAP(found_cpus, VIRT_ACPI_CPU_ID_LIMIT);
49 } VirtAcpiCpuInfo;
51 static void virt_acpi_get_cpu_info(VirtAcpiCpuInfo *cpuinfo)
53 CPUState *cpu;
55 memset(cpuinfo->found_cpus, 0, sizeof cpuinfo->found_cpus);
56 CPU_FOREACH(cpu) {
57 set_bit(cpu->cpu_index, cpuinfo->found_cpus);
61 static void acpi_dsdt_add_cpus(Aml *scope, int smp_cpus)
63 uint16_t i;
65 for (i = 0; i < smp_cpus; i++) {
66 Aml *dev = aml_device("C%03x", i);
67 aml_append(dev, aml_name_decl("_HID", aml_string("ACPI0007")));
68 aml_append(dev, aml_name_decl("_UID", aml_int(i)));
69 aml_append(scope, dev);
73 static void acpi_dsdt_add_uart(Aml *scope, const MemMapEntry *uart_memmap,
74 uint32_t uart_irq)
76 Aml *dev = aml_device("COM0");
77 aml_append(dev, aml_name_decl("_HID", aml_string("ARMH0011")));
78 aml_append(dev, aml_name_decl("_UID", aml_int(0)));
80 Aml *crs = aml_resource_template();
81 aml_append(crs, aml_memory32_fixed(uart_memmap->base,
82 uart_memmap->size, AML_READ_WRITE));
83 aml_append(crs,
84 aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH,
85 AML_EXCLUSIVE, &uart_irq, 1));
86 aml_append(dev, aml_name_decl("_CRS", crs));
88 /* The _ADR entry is used to link this device to the UART described
89 * in the SPCR table, i.e. SPCR.base_address.address == _ADR.
91 aml_append(dev, aml_name_decl("_ADR", aml_int(uart_memmap->base)));
93 aml_append(scope, dev);
96 static void acpi_dsdt_add_rtc(Aml *scope, const MemMapEntry *rtc_memmap,
97 uint32_t rtc_irq)
99 Aml *dev = aml_device("RTC0");
100 aml_append(dev, aml_name_decl("_HID", aml_string("LNRO0013")));
101 aml_append(dev, aml_name_decl("_UID", aml_int(0)));
103 Aml *crs = aml_resource_template();
104 aml_append(crs, aml_memory32_fixed(rtc_memmap->base,
105 rtc_memmap->size, AML_READ_WRITE));
106 aml_append(crs,
107 aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH,
108 AML_EXCLUSIVE, &rtc_irq, 1));
109 aml_append(dev, aml_name_decl("_CRS", crs));
110 aml_append(scope, dev);
113 static void acpi_dsdt_add_flash(Aml *scope, const MemMapEntry *flash_memmap)
115 Aml *dev, *crs;
116 hwaddr base = flash_memmap->base;
117 hwaddr size = flash_memmap->size / 2;
119 dev = aml_device("FLS0");
120 aml_append(dev, aml_name_decl("_HID", aml_string("LNRO0015")));
121 aml_append(dev, aml_name_decl("_UID", aml_int(0)));
123 crs = aml_resource_template();
124 aml_append(crs, aml_memory32_fixed(base, size, AML_READ_WRITE));
125 aml_append(dev, aml_name_decl("_CRS", crs));
126 aml_append(scope, dev);
128 dev = aml_device("FLS1");
129 aml_append(dev, aml_name_decl("_HID", aml_string("LNRO0015")));
130 aml_append(dev, aml_name_decl("_UID", aml_int(1)));
131 crs = aml_resource_template();
132 aml_append(crs, aml_memory32_fixed(base + size, size, AML_READ_WRITE));
133 aml_append(dev, aml_name_decl("_CRS", crs));
134 aml_append(scope, dev);
137 static void acpi_dsdt_add_virtio(Aml *scope,
138 const MemMapEntry *virtio_mmio_memmap,
139 uint32_t mmio_irq, int num)
141 hwaddr base = virtio_mmio_memmap->base;
142 hwaddr size = virtio_mmio_memmap->size;
143 int i;
145 for (i = 0; i < num; i++) {
146 uint32_t irq = mmio_irq + i;
147 Aml *dev = aml_device("VR%02u", i);
148 aml_append(dev, aml_name_decl("_HID", aml_string("LNRO0005")));
149 aml_append(dev, aml_name_decl("_UID", aml_int(i)));
151 Aml *crs = aml_resource_template();
152 aml_append(crs, aml_memory32_fixed(base, size, AML_READ_WRITE));
153 aml_append(crs,
154 aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH,
155 AML_EXCLUSIVE, &irq, 1));
156 aml_append(dev, aml_name_decl("_CRS", crs));
157 aml_append(scope, dev);
158 base += size;
162 static void acpi_dsdt_add_pci(Aml *scope, const MemMapEntry *memmap,
163 uint32_t irq, bool use_highmem)
165 Aml *method, *crs, *ifctx, *UUID, *ifctx1, *elsectx, *buf;
166 int i, bus_no;
167 hwaddr base_mmio = memmap[VIRT_PCIE_MMIO].base;
168 hwaddr size_mmio = memmap[VIRT_PCIE_MMIO].size;
169 hwaddr base_pio = memmap[VIRT_PCIE_PIO].base;
170 hwaddr size_pio = memmap[VIRT_PCIE_PIO].size;
171 hwaddr base_ecam = memmap[VIRT_PCIE_ECAM].base;
172 hwaddr size_ecam = memmap[VIRT_PCIE_ECAM].size;
173 int nr_pcie_buses = size_ecam / PCIE_MMCFG_SIZE_MIN;
175 Aml *dev = aml_device("%s", "PCI0");
176 aml_append(dev, aml_name_decl("_HID", aml_string("PNP0A08")));
177 aml_append(dev, aml_name_decl("_CID", aml_string("PNP0A03")));
178 aml_append(dev, aml_name_decl("_SEG", aml_int(0)));
179 aml_append(dev, aml_name_decl("_BBN", aml_int(0)));
180 aml_append(dev, aml_name_decl("_ADR", aml_int(0)));
181 aml_append(dev, aml_name_decl("_UID", aml_string("PCI0")));
182 aml_append(dev, aml_name_decl("_STR", aml_unicode("PCIe 0 Device")));
183 aml_append(dev, aml_name_decl("_CCA", aml_int(1)));
185 /* Declare the PCI Routing Table. */
186 Aml *rt_pkg = aml_package(nr_pcie_buses * PCI_NUM_PINS);
187 for (bus_no = 0; bus_no < nr_pcie_buses; bus_no++) {
188 for (i = 0; i < PCI_NUM_PINS; i++) {
189 int gsi = (i + bus_no) % PCI_NUM_PINS;
190 Aml *pkg = aml_package(4);
191 aml_append(pkg, aml_int((bus_no << 16) | 0xFFFF));
192 aml_append(pkg, aml_int(i));
193 aml_append(pkg, aml_name("GSI%d", gsi));
194 aml_append(pkg, aml_int(0));
195 aml_append(rt_pkg, pkg);
198 aml_append(dev, aml_name_decl("_PRT", rt_pkg));
200 /* Create GSI link device */
201 for (i = 0; i < PCI_NUM_PINS; i++) {
202 uint32_t irqs = irq + i;
203 Aml *dev_gsi = aml_device("GSI%d", i);
204 aml_append(dev_gsi, aml_name_decl("_HID", aml_string("PNP0C0F")));
205 aml_append(dev_gsi, aml_name_decl("_UID", aml_int(0)));
206 crs = aml_resource_template();
207 aml_append(crs,
208 aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH,
209 AML_EXCLUSIVE, &irqs, 1));
210 aml_append(dev_gsi, aml_name_decl("_PRS", crs));
211 crs = aml_resource_template();
212 aml_append(crs,
213 aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH,
214 AML_EXCLUSIVE, &irqs, 1));
215 aml_append(dev_gsi, aml_name_decl("_CRS", crs));
216 method = aml_method("_SRS", 1, AML_NOTSERIALIZED);
217 aml_append(dev_gsi, method);
218 aml_append(dev, dev_gsi);
221 method = aml_method("_CBA", 0, AML_NOTSERIALIZED);
222 aml_append(method, aml_return(aml_int(base_ecam)));
223 aml_append(dev, method);
225 method = aml_method("_CRS", 0, AML_NOTSERIALIZED);
226 Aml *rbuf = aml_resource_template();
227 aml_append(rbuf,
228 aml_word_bus_number(AML_MIN_FIXED, AML_MAX_FIXED, AML_POS_DECODE,
229 0x0000, 0x0000, nr_pcie_buses - 1, 0x0000,
230 nr_pcie_buses));
231 aml_append(rbuf,
232 aml_dword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED,
233 AML_NON_CACHEABLE, AML_READ_WRITE, 0x0000, base_mmio,
234 base_mmio + size_mmio - 1, 0x0000, size_mmio));
235 aml_append(rbuf,
236 aml_dword_io(AML_MIN_FIXED, AML_MAX_FIXED, AML_POS_DECODE,
237 AML_ENTIRE_RANGE, 0x0000, 0x0000, size_pio - 1, base_pio,
238 size_pio));
240 if (use_highmem) {
241 hwaddr base_mmio_high = memmap[VIRT_PCIE_MMIO_HIGH].base;
242 hwaddr size_mmio_high = memmap[VIRT_PCIE_MMIO_HIGH].size;
244 aml_append(rbuf,
245 aml_qword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED,
246 AML_NON_CACHEABLE, AML_READ_WRITE, 0x0000,
247 base_mmio_high, base_mmio_high, 0x0000,
248 size_mmio_high));
251 aml_append(method, aml_name_decl("RBUF", rbuf));
252 aml_append(method, aml_return(rbuf));
253 aml_append(dev, method);
255 /* Declare an _OSC (OS Control Handoff) method */
256 aml_append(dev, aml_name_decl("SUPP", aml_int(0)));
257 aml_append(dev, aml_name_decl("CTRL", aml_int(0)));
258 method = aml_method("_OSC", 4, AML_NOTSERIALIZED);
259 aml_append(method,
260 aml_create_dword_field(aml_arg(3), aml_int(0), "CDW1"));
262 /* PCI Firmware Specification 3.0
263 * 4.5.1. _OSC Interface for PCI Host Bridge Devices
264 * The _OSC interface for a PCI/PCI-X/PCI Express hierarchy is
265 * identified by the Universal Unique IDentifier (UUID)
266 * 33DB4D5B-1FF7-401C-9657-7441C03DD766
268 UUID = aml_touuid("33DB4D5B-1FF7-401C-9657-7441C03DD766");
269 ifctx = aml_if(aml_equal(aml_arg(0), UUID));
270 aml_append(ifctx,
271 aml_create_dword_field(aml_arg(3), aml_int(4), "CDW2"));
272 aml_append(ifctx,
273 aml_create_dword_field(aml_arg(3), aml_int(8), "CDW3"));
274 aml_append(ifctx, aml_store(aml_name("CDW2"), aml_name("SUPP")));
275 aml_append(ifctx, aml_store(aml_name("CDW3"), aml_name("CTRL")));
276 aml_append(ifctx, aml_store(aml_and(aml_name("CTRL"), aml_int(0x1D)),
277 aml_name("CTRL")));
279 ifctx1 = aml_if(aml_lnot(aml_equal(aml_arg(1), aml_int(0x1))));
280 aml_append(ifctx1, aml_store(aml_or(aml_name("CDW1"), aml_int(0x08)),
281 aml_name("CDW1")));
282 aml_append(ifctx, ifctx1);
284 ifctx1 = aml_if(aml_lnot(aml_equal(aml_name("CDW3"), aml_name("CTRL"))));
285 aml_append(ifctx1, aml_store(aml_or(aml_name("CDW1"), aml_int(0x10)),
286 aml_name("CDW1")));
287 aml_append(ifctx, ifctx1);
289 aml_append(ifctx, aml_store(aml_name("CTRL"), aml_name("CDW3")));
290 aml_append(ifctx, aml_return(aml_arg(3)));
291 aml_append(method, ifctx);
293 elsectx = aml_else();
294 aml_append(elsectx, aml_store(aml_or(aml_name("CDW1"), aml_int(4)),
295 aml_name("CDW1")));
296 aml_append(elsectx, aml_return(aml_arg(3)));
297 aml_append(method, elsectx);
298 aml_append(dev, method);
300 method = aml_method("_DSM", 4, AML_NOTSERIALIZED);
302 /* PCI Firmware Specification 3.0
303 * 4.6.1. _DSM for PCI Express Slot Information
304 * The UUID in _DSM in this context is
305 * {E5C937D0-3553-4D7A-9117-EA4D19C3434D}
307 UUID = aml_touuid("E5C937D0-3553-4D7A-9117-EA4D19C3434D");
308 ifctx = aml_if(aml_equal(aml_arg(0), UUID));
309 ifctx1 = aml_if(aml_equal(aml_arg(2), aml_int(0)));
310 uint8_t byte_list[1] = {1};
311 buf = aml_buffer(1, byte_list);
312 aml_append(ifctx1, aml_return(buf));
313 aml_append(ifctx, ifctx1);
314 aml_append(method, ifctx);
316 byte_list[0] = 0;
317 buf = aml_buffer(1, byte_list);
318 aml_append(method, aml_return(buf));
319 aml_append(dev, method);
321 Aml *dev_rp0 = aml_device("%s", "RP0");
322 aml_append(dev_rp0, aml_name_decl("_ADR", aml_int(0)));
323 aml_append(dev, dev_rp0);
324 aml_append(scope, dev);
327 static void acpi_dsdt_add_gpio(Aml *scope, const MemMapEntry *gpio_memmap,
328 uint32_t gpio_irq)
330 Aml *dev = aml_device("GPO0");
331 aml_append(dev, aml_name_decl("_HID", aml_string("ARMH0061")));
332 aml_append(dev, aml_name_decl("_ADR", aml_int(0)));
333 aml_append(dev, aml_name_decl("_UID", aml_int(0)));
335 Aml *crs = aml_resource_template();
336 aml_append(crs, aml_memory32_fixed(gpio_memmap->base, gpio_memmap->size,
337 AML_READ_WRITE));
338 aml_append(crs, aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH,
339 AML_EXCLUSIVE, &gpio_irq, 1));
340 aml_append(dev, aml_name_decl("_CRS", crs));
341 aml_append(scope, dev);
344 /* RSDP */
345 static GArray *
346 build_rsdp(GArray *rsdp_table, GArray *linker, unsigned rsdt)
348 AcpiRsdpDescriptor *rsdp = acpi_data_push(rsdp_table, sizeof *rsdp);
350 bios_linker_loader_alloc(linker, ACPI_BUILD_RSDP_FILE, 16,
351 true /* fseg memory */);
353 memcpy(&rsdp->signature, "RSD PTR ", sizeof(rsdp->signature));
354 memcpy(rsdp->oem_id, ACPI_BUILD_APPNAME6, sizeof(rsdp->oem_id));
355 rsdp->length = cpu_to_le32(sizeof(*rsdp));
356 rsdp->revision = 0x02;
358 /* Point to RSDT */
359 rsdp->rsdt_physical_address = cpu_to_le32(rsdt);
360 /* Address to be filled by Guest linker */
361 bios_linker_loader_add_pointer(linker, ACPI_BUILD_RSDP_FILE,
362 ACPI_BUILD_TABLE_FILE,
363 rsdp_table, &rsdp->rsdt_physical_address,
364 sizeof rsdp->rsdt_physical_address);
365 rsdp->checksum = 0;
366 /* Checksum to be filled by Guest linker */
367 bios_linker_loader_add_checksum(linker, ACPI_BUILD_RSDP_FILE,
368 rsdp, rsdp, sizeof *rsdp, &rsdp->checksum);
370 return rsdp_table;
373 static void
374 build_spcr(GArray *table_data, GArray *linker, VirtGuestInfo *guest_info)
376 AcpiSerialPortConsoleRedirection *spcr;
377 const MemMapEntry *uart_memmap = &guest_info->memmap[VIRT_UART];
378 int irq = guest_info->irqmap[VIRT_UART] + ARM_SPI_BASE;
380 spcr = acpi_data_push(table_data, sizeof(*spcr));
382 spcr->interface_type = 0x3; /* ARM PL011 UART */
384 spcr->base_address.space_id = AML_SYSTEM_MEMORY;
385 spcr->base_address.bit_width = 8;
386 spcr->base_address.bit_offset = 0;
387 spcr->base_address.access_width = 1;
388 spcr->base_address.address = cpu_to_le64(uart_memmap->base);
390 spcr->interrupt_types = (1 << 3); /* Bit[3] ARMH GIC interrupt */
391 spcr->gsi = cpu_to_le32(irq); /* Global System Interrupt */
393 spcr->baud = 3; /* Baud Rate: 3 = 9600 */
394 spcr->parity = 0; /* No Parity */
395 spcr->stopbits = 1; /* 1 Stop bit */
396 spcr->flowctrl = (1 << 1); /* Bit[1] = RTS/CTS hardware flow control */
397 spcr->term_type = 0; /* Terminal Type: 0 = VT100 */
399 spcr->pci_device_id = 0xffff; /* PCI Device ID: not a PCI device */
400 spcr->pci_vendor_id = 0xffff; /* PCI Vendor ID: not a PCI device */
402 build_header(linker, table_data, (void *)spcr, "SPCR", sizeof(*spcr), 2);
405 static void
406 build_mcfg(GArray *table_data, GArray *linker, VirtGuestInfo *guest_info)
408 AcpiTableMcfg *mcfg;
409 const MemMapEntry *memmap = guest_info->memmap;
410 int len = sizeof(*mcfg) + sizeof(mcfg->allocation[0]);
412 mcfg = acpi_data_push(table_data, len);
413 mcfg->allocation[0].address = cpu_to_le64(memmap[VIRT_PCIE_ECAM].base);
415 /* Only a single allocation so no need to play with segments */
416 mcfg->allocation[0].pci_segment = cpu_to_le16(0);
417 mcfg->allocation[0].start_bus_number = 0;
418 mcfg->allocation[0].end_bus_number = (memmap[VIRT_PCIE_ECAM].size
419 / PCIE_MMCFG_SIZE_MIN) - 1;
421 build_header(linker, table_data, (void *)mcfg, "MCFG", len, 1);
424 /* GTDT */
425 static void
426 build_gtdt(GArray *table_data, GArray *linker)
428 int gtdt_start = table_data->len;
429 AcpiGenericTimerTable *gtdt;
431 gtdt = acpi_data_push(table_data, sizeof *gtdt);
432 /* The interrupt values are the same with the device tree when adding 16 */
433 gtdt->secure_el1_interrupt = ARCH_TIMER_S_EL1_IRQ + 16;
434 gtdt->secure_el1_flags = ACPI_EDGE_SENSITIVE;
436 gtdt->non_secure_el1_interrupt = ARCH_TIMER_NS_EL1_IRQ + 16;
437 gtdt->non_secure_el1_flags = ACPI_EDGE_SENSITIVE;
439 gtdt->virtual_timer_interrupt = ARCH_TIMER_VIRT_IRQ + 16;
440 gtdt->virtual_timer_flags = ACPI_EDGE_SENSITIVE;
442 gtdt->non_secure_el2_interrupt = ARCH_TIMER_NS_EL2_IRQ + 16;
443 gtdt->non_secure_el2_flags = ACPI_EDGE_SENSITIVE;
445 build_header(linker, table_data,
446 (void *)(table_data->data + gtdt_start), "GTDT",
447 table_data->len - gtdt_start, 2);
450 /* MADT */
451 static void
452 build_madt(GArray *table_data, GArray *linker, VirtGuestInfo *guest_info,
453 VirtAcpiCpuInfo *cpuinfo)
455 int madt_start = table_data->len;
456 const MemMapEntry *memmap = guest_info->memmap;
457 const int *irqmap = guest_info->irqmap;
458 AcpiMultipleApicTable *madt;
459 AcpiMadtGenericDistributor *gicd;
460 AcpiMadtGenericMsiFrame *gic_msi;
461 int i;
463 madt = acpi_data_push(table_data, sizeof *madt);
465 gicd = acpi_data_push(table_data, sizeof *gicd);
466 gicd->type = ACPI_APIC_GENERIC_DISTRIBUTOR;
467 gicd->length = sizeof(*gicd);
468 gicd->base_address = memmap[VIRT_GIC_DIST].base;
470 for (i = 0; i < guest_info->smp_cpus; i++) {
471 AcpiMadtGenericInterrupt *gicc = acpi_data_push(table_data,
472 sizeof *gicc);
473 ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(i));
475 gicc->type = ACPI_APIC_GENERIC_INTERRUPT;
476 gicc->length = sizeof(*gicc);
477 if (guest_info->gic_version == 2) {
478 gicc->base_address = memmap[VIRT_GIC_CPU].base;
480 gicc->cpu_interface_number = i;
481 gicc->arm_mpidr = armcpu->mp_affinity;
482 gicc->uid = i;
483 if (test_bit(i, cpuinfo->found_cpus)) {
484 gicc->flags = cpu_to_le32(ACPI_GICC_ENABLED);
488 if (guest_info->gic_version == 3) {
489 AcpiMadtGenericRedistributor *gicr = acpi_data_push(table_data,
490 sizeof *gicr);
492 gicr->type = ACPI_APIC_GENERIC_REDISTRIBUTOR;
493 gicr->length = sizeof(*gicr);
494 gicr->base_address = cpu_to_le64(memmap[VIRT_GIC_REDIST].base);
495 gicr->range_length = cpu_to_le32(memmap[VIRT_GIC_REDIST].size);
496 } else {
497 gic_msi = acpi_data_push(table_data, sizeof *gic_msi);
498 gic_msi->type = ACPI_APIC_GENERIC_MSI_FRAME;
499 gic_msi->length = sizeof(*gic_msi);
500 gic_msi->gic_msi_frame_id = 0;
501 gic_msi->base_address = cpu_to_le64(memmap[VIRT_GIC_V2M].base);
502 gic_msi->flags = cpu_to_le32(1);
503 gic_msi->spi_count = cpu_to_le16(NUM_GICV2M_SPIS);
504 gic_msi->spi_base = cpu_to_le16(irqmap[VIRT_GIC_V2M] + ARM_SPI_BASE);
507 build_header(linker, table_data,
508 (void *)(table_data->data + madt_start), "APIC",
509 table_data->len - madt_start, 3);
512 /* FADT */
513 static void
514 build_fadt(GArray *table_data, GArray *linker, unsigned dsdt)
516 AcpiFadtDescriptorRev5_1 *fadt = acpi_data_push(table_data, sizeof(*fadt));
518 /* Hardware Reduced = 1 and use PSCI 0.2+ and with HVC */
519 fadt->flags = cpu_to_le32(1 << ACPI_FADT_F_HW_REDUCED_ACPI);
520 fadt->arm_boot_flags = cpu_to_le16((1 << ACPI_FADT_ARM_USE_PSCI_G_0_2) |
521 (1 << ACPI_FADT_ARM_PSCI_USE_HVC));
523 /* ACPI v5.1 (fadt->revision.fadt->minor_revision) */
524 fadt->minor_revision = 0x1;
526 fadt->dsdt = cpu_to_le32(dsdt);
527 /* DSDT address to be filled by Guest linker */
528 bios_linker_loader_add_pointer(linker, ACPI_BUILD_TABLE_FILE,
529 ACPI_BUILD_TABLE_FILE,
530 table_data, &fadt->dsdt,
531 sizeof fadt->dsdt);
533 build_header(linker, table_data,
534 (void *)fadt, "FACP", sizeof(*fadt), 5);
537 /* DSDT */
538 static void
539 build_dsdt(GArray *table_data, GArray *linker, VirtGuestInfo *guest_info)
541 Aml *scope, *dsdt;
542 const MemMapEntry *memmap = guest_info->memmap;
543 const int *irqmap = guest_info->irqmap;
545 dsdt = init_aml_allocator();
546 /* Reserve space for header */
547 acpi_data_push(dsdt->buf, sizeof(AcpiTableHeader));
549 scope = aml_scope("\\_SB");
550 acpi_dsdt_add_cpus(scope, guest_info->smp_cpus);
551 acpi_dsdt_add_uart(scope, &memmap[VIRT_UART],
552 (irqmap[VIRT_UART] + ARM_SPI_BASE));
553 acpi_dsdt_add_rtc(scope, &memmap[VIRT_RTC],
554 (irqmap[VIRT_RTC] + ARM_SPI_BASE));
555 acpi_dsdt_add_flash(scope, &memmap[VIRT_FLASH]);
556 acpi_dsdt_add_virtio(scope, &memmap[VIRT_MMIO],
557 (irqmap[VIRT_MMIO] + ARM_SPI_BASE), NUM_VIRTIO_TRANSPORTS);
558 acpi_dsdt_add_pci(scope, memmap, (irqmap[VIRT_PCIE] + ARM_SPI_BASE),
559 guest_info->use_highmem);
560 acpi_dsdt_add_gpio(scope, &memmap[VIRT_GPIO],
561 (irqmap[VIRT_GPIO] + ARM_SPI_BASE));
563 aml_append(dsdt, scope);
565 /* copy AML table into ACPI tables blob and patch header there */
566 g_array_append_vals(table_data, dsdt->buf->data, dsdt->buf->len);
567 build_header(linker, table_data,
568 (void *)(table_data->data + table_data->len - dsdt->buf->len),
569 "DSDT", dsdt->buf->len, 2);
570 free_aml_allocator();
573 typedef
574 struct AcpiBuildState {
575 /* Copy of table in RAM (for patching). */
576 MemoryRegion *table_mr;
577 MemoryRegion *rsdp_mr;
578 MemoryRegion *linker_mr;
579 /* Is table patched? */
580 bool patched;
581 VirtGuestInfo *guest_info;
582 } AcpiBuildState;
584 static
585 void virt_acpi_build(VirtGuestInfo *guest_info, AcpiBuildTables *tables)
587 GArray *table_offsets;
588 unsigned dsdt, rsdt;
589 VirtAcpiCpuInfo cpuinfo;
590 GArray *tables_blob = tables->table_data;
592 virt_acpi_get_cpu_info(&cpuinfo);
594 table_offsets = g_array_new(false, true /* clear */,
595 sizeof(uint32_t));
597 bios_linker_loader_alloc(tables->linker, ACPI_BUILD_TABLE_FILE,
598 64, false /* high memory */);
601 * The ACPI v5.1 tables for Hardware-reduced ACPI platform are:
602 * RSDP
603 * RSDT
604 * FADT
605 * GTDT
606 * MADT
607 * MCFG
608 * DSDT
611 /* DSDT is pointed to by FADT */
612 dsdt = tables_blob->len;
613 build_dsdt(tables_blob, tables->linker, guest_info);
615 /* FADT MADT GTDT MCFG SPCR pointed to by RSDT */
616 acpi_add_table(table_offsets, tables_blob);
617 build_fadt(tables_blob, tables->linker, dsdt);
619 acpi_add_table(table_offsets, tables_blob);
620 build_madt(tables_blob, tables->linker, guest_info, &cpuinfo);
622 acpi_add_table(table_offsets, tables_blob);
623 build_gtdt(tables_blob, tables->linker);
625 acpi_add_table(table_offsets, tables_blob);
626 build_mcfg(tables_blob, tables->linker, guest_info);
628 acpi_add_table(table_offsets, tables_blob);
629 build_spcr(tables_blob, tables->linker, guest_info);
631 /* RSDT is pointed to by RSDP */
632 rsdt = tables_blob->len;
633 build_rsdt(tables_blob, tables->linker, table_offsets);
635 /* RSDP is in FSEG memory, so allocate it separately */
636 build_rsdp(tables->rsdp, tables->linker, rsdt);
638 /* Cleanup memory that's no longer used. */
639 g_array_free(table_offsets, true);
642 static void acpi_ram_update(MemoryRegion *mr, GArray *data)
644 uint32_t size = acpi_data_len(data);
646 /* Make sure RAM size is correct - in case it got changed
647 * e.g. by migration */
648 memory_region_ram_resize(mr, size, &error_abort);
650 memcpy(memory_region_get_ram_ptr(mr), data->data, size);
651 memory_region_set_dirty(mr, 0, size);
654 static void virt_acpi_build_update(void *build_opaque)
656 AcpiBuildState *build_state = build_opaque;
657 AcpiBuildTables tables;
659 /* No state to update or already patched? Nothing to do. */
660 if (!build_state || build_state->patched) {
661 return;
663 build_state->patched = true;
665 acpi_build_tables_init(&tables);
667 virt_acpi_build(build_state->guest_info, &tables);
669 acpi_ram_update(build_state->table_mr, tables.table_data);
670 acpi_ram_update(build_state->rsdp_mr, tables.rsdp);
671 acpi_ram_update(build_state->linker_mr, tables.linker);
674 acpi_build_tables_cleanup(&tables, true);
677 static void virt_acpi_build_reset(void *build_opaque)
679 AcpiBuildState *build_state = build_opaque;
680 build_state->patched = false;
683 static MemoryRegion *acpi_add_rom_blob(AcpiBuildState *build_state,
684 GArray *blob, const char *name,
685 uint64_t max_size)
687 return rom_add_blob(name, blob->data, acpi_data_len(blob), max_size, -1,
688 name, virt_acpi_build_update, build_state);
691 static const VMStateDescription vmstate_virt_acpi_build = {
692 .name = "virt_acpi_build",
693 .version_id = 1,
694 .minimum_version_id = 1,
695 .fields = (VMStateField[]) {
696 VMSTATE_BOOL(patched, AcpiBuildState),
697 VMSTATE_END_OF_LIST()
701 void virt_acpi_setup(VirtGuestInfo *guest_info)
703 AcpiBuildTables tables;
704 AcpiBuildState *build_state;
706 if (!guest_info->fw_cfg) {
707 trace_virt_acpi_setup();
708 return;
711 if (!acpi_enabled) {
712 trace_virt_acpi_setup();
713 return;
716 build_state = g_malloc0(sizeof *build_state);
717 build_state->guest_info = guest_info;
719 acpi_build_tables_init(&tables);
720 virt_acpi_build(build_state->guest_info, &tables);
722 /* Now expose it all to Guest */
723 build_state->table_mr = acpi_add_rom_blob(build_state, tables.table_data,
724 ACPI_BUILD_TABLE_FILE,
725 ACPI_BUILD_TABLE_MAX_SIZE);
726 assert(build_state->table_mr != NULL);
728 build_state->linker_mr =
729 acpi_add_rom_blob(build_state, tables.linker, "etc/table-loader", 0);
731 fw_cfg_add_file(guest_info->fw_cfg, ACPI_BUILD_TPMLOG_FILE,
732 tables.tcpalog->data, acpi_data_len(tables.tcpalog));
734 build_state->rsdp_mr = acpi_add_rom_blob(build_state, tables.rsdp,
735 ACPI_BUILD_RSDP_FILE, 0);
737 qemu_register_reset(virt_acpi_build_reset, build_state);
738 virt_acpi_build_reset(build_state);
739 vmstate_register(NULL, 0, &vmstate_virt_acpi_build, build_state);
741 /* Cleanup tables but don't free the memory: we track it
742 * in build_state.
744 acpi_build_tables_cleanup(&tables, false);