hw/arm/virt: Provide flash devices for boot ROMs
[qemu/cris-port.git] / hw / ppc / mac.h
blobaff2b9a56680e3f6e43922d02efeeab9d731c347
1 /*
2 * QEMU PowerMac emulation shared definitions and prototypes
4 * Copyright (c) 2004-2007 Fabrice Bellard
5 * Copyright (c) 2007 Jocelyn Mayer
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
25 #if !defined(__PPC_MAC_H__)
26 #define __PPC_MAC_H__
28 #include "exec/memory.h"
29 #include "hw/sysbus.h"
30 #include "hw/ide/internal.h"
31 #include "hw/input/adb.h"
33 /* SMP is not enabled, for now */
34 #define MAX_CPUS 1
36 #define BIOS_SIZE (1024 * 1024)
37 #define NVRAM_SIZE 0x2000
38 #define PROM_FILENAME "openbios-ppc"
39 #define PROM_ADDR 0xfff00000
41 #define KERNEL_LOAD_ADDR 0x01000000
42 #define KERNEL_GAP 0x00100000
44 #define ESCC_CLOCK 3686400
46 /* Cuda */
47 #define TYPE_CUDA "cuda"
48 #define CUDA(obj) OBJECT_CHECK(CUDAState, (obj), TYPE_CUDA)
50 /**
51 * CUDATimer:
52 * @counter_value: counter value at load time
54 typedef struct CUDATimer {
55 int index;
56 uint16_t latch;
57 uint16_t counter_value;
58 int64_t load_time;
59 int64_t next_irq_time;
60 uint64_t frequency;
61 QEMUTimer *timer;
62 } CUDATimer;
64 /**
65 * CUDAState:
66 * @b: B-side data
67 * @a: A-side data
68 * @dirb: B-side direction (1=output)
69 * @dira: A-side direction (1=output)
70 * @sr: Shift register
71 * @acr: Auxiliary control register
72 * @pcr: Peripheral control register
73 * @ifr: Interrupt flag register
74 * @ier: Interrupt enable register
75 * @anh: A-side data, no handshake
76 * @last_b: last value of B register
77 * @last_acr: last value of ACR register
79 typedef struct CUDAState {
80 /*< private >*/
81 SysBusDevice parent_obj;
82 /*< public >*/
84 MemoryRegion mem;
85 /* cuda registers */
86 uint8_t b;
87 uint8_t a;
88 uint8_t dirb;
89 uint8_t dira;
90 uint8_t sr;
91 uint8_t acr;
92 uint8_t pcr;
93 uint8_t ifr;
94 uint8_t ier;
95 uint8_t anh;
97 ADBBusState adb_bus;
98 CUDATimer timers[2];
100 uint32_t tick_offset;
101 uint64_t frequency;
103 uint8_t last_b;
104 uint8_t last_acr;
106 int data_in_size;
107 int data_in_index;
108 int data_out_index;
110 qemu_irq irq;
111 uint8_t autopoll;
112 uint8_t data_in[128];
113 uint8_t data_out[16];
114 QEMUTimer *adb_poll_timer;
115 } CUDAState;
117 /* MacIO */
118 #define TYPE_OLDWORLD_MACIO "macio-oldworld"
119 #define TYPE_NEWWORLD_MACIO "macio-newworld"
121 #define TYPE_MACIO_IDE "macio-ide"
122 #define MACIO_IDE(obj) OBJECT_CHECK(MACIOIDEState, (obj), TYPE_MACIO_IDE)
124 typedef struct MACIOIDEState {
125 /*< private >*/
126 SysBusDevice parent_obj;
127 /*< public >*/
129 qemu_irq irq;
130 qemu_irq dma_irq;
132 MemoryRegion mem;
133 IDEBus bus;
134 BlockDriverAIOCB *aiocb;
135 IDEDMA dma;
136 void *dbdma;
137 bool dma_active;
138 } MACIOIDEState;
140 void macio_ide_init_drives(MACIOIDEState *ide, DriveInfo **hd_table);
141 void macio_ide_register_dma(MACIOIDEState *ide, void *dbdma, int channel);
143 void macio_init(PCIDevice *dev,
144 MemoryRegion *pic_mem,
145 MemoryRegion *escc_mem);
147 /* Heathrow PIC */
148 qemu_irq *heathrow_pic_init(MemoryRegion **pmem,
149 int nb_cpus, qemu_irq **irqs);
151 /* Grackle PCI */
152 #define TYPE_GRACKLE_PCI_HOST_BRIDGE "grackle-pcihost"
153 PCIBus *pci_grackle_init(uint32_t base, qemu_irq *pic,
154 MemoryRegion *address_space_mem,
155 MemoryRegion *address_space_io);
157 /* UniNorth PCI */
158 PCIBus *pci_pmac_init(qemu_irq *pic,
159 MemoryRegion *address_space_mem,
160 MemoryRegion *address_space_io);
161 PCIBus *pci_pmac_u3_init(qemu_irq *pic,
162 MemoryRegion *address_space_mem,
163 MemoryRegion *address_space_io);
165 /* Mac NVRAM */
166 #define TYPE_MACIO_NVRAM "macio-nvram"
167 #define MACIO_NVRAM(obj) \
168 OBJECT_CHECK(MacIONVRAMState, (obj), TYPE_MACIO_NVRAM)
170 typedef struct MacIONVRAMState {
171 /*< private >*/
172 SysBusDevice parent_obj;
173 /*< public >*/
175 uint32_t size;
176 uint32_t it_shift;
178 MemoryRegion mem;
179 uint8_t *data;
180 } MacIONVRAMState;
182 void pmac_format_nvram_partition (MacIONVRAMState *nvr, int len);
183 #endif /* !defined(__PPC_MAC_H__) */