2 * Samsung exynos4210 SoC emulation
4 * Copyright (c) 2011 Samsung Electronics Co., Ltd. All rights reserved.
5 * Maksim Kozlov <m.kozlov@samsung.com>
6 * Evgeny Voevodin <e.voevodin@samsung.com>
7 * Igor Mitsyanko <i.mitsyanko@samsung.com>
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License as published by the
11 * Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
19 * You should have received a copy of the GNU General Public License along
20 * with this program; if not, see <http://www.gnu.org/licenses/>.
24 #include "hw/boards.h"
25 #include "sysemu/sysemu.h"
26 #include "hw/sysbus.h"
27 #include "hw/arm/arm.h"
28 #include "hw/loader.h"
29 #include "hw/arm/exynos4210.h"
30 #include "hw/usb/hcd-ehci.h"
32 #define EXYNOS4210_CHIPID_ADDR 0x10000000
35 #define EXYNOS4210_PWM_BASE_ADDR 0x139D0000
38 #define EXYNOS4210_RTC_BASE_ADDR 0x10070000
41 #define EXYNOS4210_MCT_BASE_ADDR 0x10050000
44 #define EXYNOS4210_I2C_SHIFT 0x00010000
45 #define EXYNOS4210_I2C_BASE_ADDR 0x13860000
46 /* Interrupt Group of External Interrupt Combiner for I2C */
47 #define EXYNOS4210_I2C_INTG 27
48 #define EXYNOS4210_HDMI_INTG 16
50 /* UART's definitions */
51 #define EXYNOS4210_UART0_BASE_ADDR 0x13800000
52 #define EXYNOS4210_UART1_BASE_ADDR 0x13810000
53 #define EXYNOS4210_UART2_BASE_ADDR 0x13820000
54 #define EXYNOS4210_UART3_BASE_ADDR 0x13830000
55 #define EXYNOS4210_UART0_FIFO_SIZE 256
56 #define EXYNOS4210_UART1_FIFO_SIZE 64
57 #define EXYNOS4210_UART2_FIFO_SIZE 16
58 #define EXYNOS4210_UART3_FIFO_SIZE 16
59 /* Interrupt Group of External Interrupt Combiner for UART */
60 #define EXYNOS4210_UART_INT_GRP 26
63 #define EXYNOS4210_EXT_GIC_CPU_BASE_ADDR 0x10480000
64 #define EXYNOS4210_EXT_GIC_DIST_BASE_ADDR 0x10490000
67 #define EXYNOS4210_EXT_COMBINER_BASE_ADDR 0x10440000
68 #define EXYNOS4210_INT_COMBINER_BASE_ADDR 0x10448000
70 /* PMU SFR base address */
71 #define EXYNOS4210_PMU_BASE_ADDR 0x10020000
73 /* Display controllers (FIMD) */
74 #define EXYNOS4210_FIMD0_BASE_ADDR 0x11C00000
77 #define EXYNOS4210_EHCI_BASE_ADDR 0x12580000
79 static uint8_t chipid_and_omr
[] = { 0x11, 0x02, 0x21, 0x43,
80 0x09, 0x00, 0x00, 0x00 };
82 static uint64_t exynos4210_chipid_and_omr_read(void *opaque
, hwaddr offset
,
85 assert(offset
< sizeof(chipid_and_omr
));
86 return chipid_and_omr
[offset
];
89 static void exynos4210_chipid_and_omr_write(void *opaque
, hwaddr offset
,
90 uint64_t value
, unsigned size
)
95 static const MemoryRegionOps exynos4210_chipid_and_omr_ops
= {
96 .read
= exynos4210_chipid_and_omr_read
,
97 .write
= exynos4210_chipid_and_omr_write
,
98 .endianness
= DEVICE_NATIVE_ENDIAN
,
100 .max_access_size
= 1,
104 void exynos4210_write_secondary(ARMCPU
*cpu
,
105 const struct arm_boot_info
*info
)
108 uint32_t smpboot
[] = {
109 0xe59f3034, /* ldr r3, External gic_cpu_if */
110 0xe59f2034, /* ldr r2, Internal gic_cpu_if */
111 0xe59f0034, /* ldr r0, startaddr */
112 0xe3a01001, /* mov r1, #1 */
113 0xe5821000, /* str r1, [r2] */
114 0xe5831000, /* str r1, [r3] */
115 0xe3a010ff, /* mov r1, #0xff */
116 0xe5821004, /* str r1, [r2, #4] */
117 0xe5831004, /* str r1, [r3, #4] */
118 0xf57ff04f, /* dsb */
119 0xe320f003, /* wfi */
120 0xe5901000, /* ldr r1, [r0] */
121 0xe1110001, /* tst r1, r1 */
122 0x0afffffb, /* beq <wfi> */
123 0xe12fff11, /* bx r1 */
124 EXYNOS4210_EXT_GIC_CPU_BASE_ADDR
,
125 0, /* gic_cpu_if: base address of Internal GIC CPU interface */
126 0 /* bootreg: Boot register address is held here */
128 smpboot
[ARRAY_SIZE(smpboot
) - 1] = info
->smp_bootreg_addr
;
129 smpboot
[ARRAY_SIZE(smpboot
) - 2] = info
->gic_cpu_if_addr
;
130 for (n
= 0; n
< ARRAY_SIZE(smpboot
); n
++) {
131 smpboot
[n
] = tswap32(smpboot
[n
]);
133 rom_add_blob_fixed("smpboot", smpboot
, sizeof(smpboot
),
134 info
->smp_loader_start
);
137 Exynos4210State
*exynos4210_init(MemoryRegion
*system_mem
,
138 unsigned long ram_size
)
141 Exynos4210State
*s
= g_new(Exynos4210State
, 1);
142 qemu_irq gate_irq
[EXYNOS4210_NCPUS
][EXYNOS4210_IRQ_GATE_NINPUTS
];
143 unsigned long mem_size
;
145 SysBusDevice
*busdev
;
148 cpu_oc
= cpu_class_by_name(TYPE_ARM_CPU
, "cortex-a9");
151 for (n
= 0; n
< EXYNOS4210_NCPUS
; n
++) {
152 Object
*cpuobj
= object_new(object_class_get_name(cpu_oc
));
155 /* By default A9 CPUs have EL3 enabled. This board does not currently
156 * support EL3 so the CPU EL3 property is disabled before realization.
158 if (object_property_find(cpuobj
, "has_el3", NULL
)) {
159 object_property_set_bool(cpuobj
, false, "has_el3", &err
);
161 error_report_err(err
);
166 s
->cpu
[n
] = ARM_CPU(cpuobj
);
167 object_property_set_int(cpuobj
, EXYNOS4210_SMP_PRIVATE_BASE_ADDR
,
168 "reset-cbar", &error_abort
);
169 object_property_set_bool(cpuobj
, true, "realized", &err
);
171 error_report_err(err
);
178 s
->irq_table
= exynos4210_init_irq(&s
->irqs
);
181 for (i
= 0; i
< EXYNOS4210_NCPUS
; i
++) {
182 dev
= qdev_create(NULL
, "exynos4210.irq_gate");
183 qdev_prop_set_uint32(dev
, "n_in", EXYNOS4210_IRQ_GATE_NINPUTS
);
184 qdev_init_nofail(dev
);
185 /* Get IRQ Gate input in gate_irq */
186 for (n
= 0; n
< EXYNOS4210_IRQ_GATE_NINPUTS
; n
++) {
187 gate_irq
[i
][n
] = qdev_get_gpio_in(dev
, n
);
189 busdev
= SYS_BUS_DEVICE(dev
);
191 /* Connect IRQ Gate output to CPU's IRQ line */
192 sysbus_connect_irq(busdev
, 0,
193 qdev_get_gpio_in(DEVICE(s
->cpu
[i
]), ARM_CPU_IRQ
));
196 /* Private memory region and Internal GIC */
197 dev
= qdev_create(NULL
, "a9mpcore_priv");
198 qdev_prop_set_uint32(dev
, "num-cpu", EXYNOS4210_NCPUS
);
199 qdev_init_nofail(dev
);
200 busdev
= SYS_BUS_DEVICE(dev
);
201 sysbus_mmio_map(busdev
, 0, EXYNOS4210_SMP_PRIVATE_BASE_ADDR
);
202 for (n
= 0; n
< EXYNOS4210_NCPUS
; n
++) {
203 sysbus_connect_irq(busdev
, n
, gate_irq
[n
][0]);
205 for (n
= 0; n
< EXYNOS4210_INT_GIC_NIRQ
; n
++) {
206 s
->irqs
.int_gic_irq
[n
] = qdev_get_gpio_in(dev
, n
);
209 /* Cache controller */
210 sysbus_create_simple("l2x0", EXYNOS4210_L2X0_BASE_ADDR
, NULL
);
213 dev
= qdev_create(NULL
, "exynos4210.gic");
214 qdev_prop_set_uint32(dev
, "num-cpu", EXYNOS4210_NCPUS
);
215 qdev_init_nofail(dev
);
216 busdev
= SYS_BUS_DEVICE(dev
);
217 /* Map CPU interface */
218 sysbus_mmio_map(busdev
, 0, EXYNOS4210_EXT_GIC_CPU_BASE_ADDR
);
219 /* Map Distributer interface */
220 sysbus_mmio_map(busdev
, 1, EXYNOS4210_EXT_GIC_DIST_BASE_ADDR
);
221 for (n
= 0; n
< EXYNOS4210_NCPUS
; n
++) {
222 sysbus_connect_irq(busdev
, n
, gate_irq
[n
][1]);
224 for (n
= 0; n
< EXYNOS4210_EXT_GIC_NIRQ
; n
++) {
225 s
->irqs
.ext_gic_irq
[n
] = qdev_get_gpio_in(dev
, n
);
228 /* Internal Interrupt Combiner */
229 dev
= qdev_create(NULL
, "exynos4210.combiner");
230 qdev_init_nofail(dev
);
231 busdev
= SYS_BUS_DEVICE(dev
);
232 for (n
= 0; n
< EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ
; n
++) {
233 sysbus_connect_irq(busdev
, n
, s
->irqs
.int_gic_irq
[n
]);
235 exynos4210_combiner_get_gpioin(&s
->irqs
, dev
, 0);
236 sysbus_mmio_map(busdev
, 0, EXYNOS4210_INT_COMBINER_BASE_ADDR
);
238 /* External Interrupt Combiner */
239 dev
= qdev_create(NULL
, "exynos4210.combiner");
240 qdev_prop_set_uint32(dev
, "external", 1);
241 qdev_init_nofail(dev
);
242 busdev
= SYS_BUS_DEVICE(dev
);
243 for (n
= 0; n
< EXYNOS4210_MAX_INT_COMBINER_OUT_IRQ
; n
++) {
244 sysbus_connect_irq(busdev
, n
, s
->irqs
.ext_gic_irq
[n
]);
246 exynos4210_combiner_get_gpioin(&s
->irqs
, dev
, 1);
247 sysbus_mmio_map(busdev
, 0, EXYNOS4210_EXT_COMBINER_BASE_ADDR
);
249 /* Initialize board IRQs. */
250 exynos4210_init_board_irqs(&s
->irqs
);
254 /* Chip-ID and OMR */
255 memory_region_init_io(&s
->chipid_mem
, NULL
, &exynos4210_chipid_and_omr_ops
,
256 NULL
, "exynos4210.chipid", sizeof(chipid_and_omr
));
257 memory_region_add_subregion(system_mem
, EXYNOS4210_CHIPID_ADDR
,
261 memory_region_init_ram(&s
->irom_mem
, NULL
, "exynos4210.irom",
262 EXYNOS4210_IROM_SIZE
, &error_fatal
);
263 vmstate_register_ram_global(&s
->irom_mem
);
264 memory_region_set_readonly(&s
->irom_mem
, true);
265 memory_region_add_subregion(system_mem
, EXYNOS4210_IROM_BASE_ADDR
,
268 memory_region_init_alias(&s
->irom_alias_mem
, NULL
, "exynos4210.irom_alias",
271 EXYNOS4210_IROM_SIZE
);
272 memory_region_set_readonly(&s
->irom_alias_mem
, true);
273 memory_region_add_subregion(system_mem
, EXYNOS4210_IROM_MIRROR_BASE_ADDR
,
277 memory_region_init_ram(&s
->iram_mem
, NULL
, "exynos4210.iram",
278 EXYNOS4210_IRAM_SIZE
, &error_fatal
);
279 vmstate_register_ram_global(&s
->iram_mem
);
280 memory_region_add_subregion(system_mem
, EXYNOS4210_IRAM_BASE_ADDR
,
285 if (mem_size
> EXYNOS4210_DRAM_MAX_SIZE
) {
286 memory_region_init_ram(&s
->dram1_mem
, NULL
, "exynos4210.dram1",
287 mem_size
- EXYNOS4210_DRAM_MAX_SIZE
, &error_fatal
);
288 vmstate_register_ram_global(&s
->dram1_mem
);
289 memory_region_add_subregion(system_mem
, EXYNOS4210_DRAM1_BASE_ADDR
,
291 mem_size
= EXYNOS4210_DRAM_MAX_SIZE
;
293 memory_region_init_ram(&s
->dram0_mem
, NULL
, "exynos4210.dram0", mem_size
,
295 vmstate_register_ram_global(&s
->dram0_mem
);
296 memory_region_add_subregion(system_mem
, EXYNOS4210_DRAM0_BASE_ADDR
,
300 * The only reason of existence at the moment is that secondary CPU boot
301 * loader uses PMU INFORM5 register as a holding pen.
303 sysbus_create_simple("exynos4210.pmu", EXYNOS4210_PMU_BASE_ADDR
, NULL
);
306 sysbus_create_varargs("exynos4210.pwm", EXYNOS4210_PWM_BASE_ADDR
,
307 s
->irq_table
[exynos4210_get_irq(22, 0)],
308 s
->irq_table
[exynos4210_get_irq(22, 1)],
309 s
->irq_table
[exynos4210_get_irq(22, 2)],
310 s
->irq_table
[exynos4210_get_irq(22, 3)],
311 s
->irq_table
[exynos4210_get_irq(22, 4)],
314 sysbus_create_varargs("exynos4210.rtc", EXYNOS4210_RTC_BASE_ADDR
,
315 s
->irq_table
[exynos4210_get_irq(23, 0)],
316 s
->irq_table
[exynos4210_get_irq(23, 1)],
319 /* Multi Core Timer */
320 dev
= qdev_create(NULL
, "exynos4210.mct");
321 qdev_init_nofail(dev
);
322 busdev
= SYS_BUS_DEVICE(dev
);
323 for (n
= 0; n
< 4; n
++) {
324 /* Connect global timer interrupts to Combiner gpio_in */
325 sysbus_connect_irq(busdev
, n
,
326 s
->irq_table
[exynos4210_get_irq(1, 4 + n
)]);
328 /* Connect local timer interrupts to Combiner gpio_in */
329 sysbus_connect_irq(busdev
, 4,
330 s
->irq_table
[exynos4210_get_irq(51, 0)]);
331 sysbus_connect_irq(busdev
, 5,
332 s
->irq_table
[exynos4210_get_irq(35, 3)]);
333 sysbus_mmio_map(busdev
, 0, EXYNOS4210_MCT_BASE_ADDR
);
336 for (n
= 0; n
< EXYNOS4210_I2C_NUMBER
; n
++) {
337 uint32_t addr
= EXYNOS4210_I2C_BASE_ADDR
+ EXYNOS4210_I2C_SHIFT
* n
;
341 i2c_irq
= s
->irq_table
[exynos4210_get_irq(EXYNOS4210_I2C_INTG
, n
)];
343 i2c_irq
= s
->irq_table
[exynos4210_get_irq(EXYNOS4210_HDMI_INTG
, 1)];
346 dev
= qdev_create(NULL
, "exynos4210.i2c");
347 qdev_init_nofail(dev
);
348 busdev
= SYS_BUS_DEVICE(dev
);
349 sysbus_connect_irq(busdev
, 0, i2c_irq
);
350 sysbus_mmio_map(busdev
, 0, addr
);
351 s
->i2c_if
[n
] = (I2CBus
*)qdev_get_child_bus(dev
, "i2c");
356 exynos4210_uart_create(EXYNOS4210_UART0_BASE_ADDR
,
357 EXYNOS4210_UART0_FIFO_SIZE
, 0, NULL
,
358 s
->irq_table
[exynos4210_get_irq(EXYNOS4210_UART_INT_GRP
, 0)]);
360 exynos4210_uart_create(EXYNOS4210_UART1_BASE_ADDR
,
361 EXYNOS4210_UART1_FIFO_SIZE
, 1, NULL
,
362 s
->irq_table
[exynos4210_get_irq(EXYNOS4210_UART_INT_GRP
, 1)]);
364 exynos4210_uart_create(EXYNOS4210_UART2_BASE_ADDR
,
365 EXYNOS4210_UART2_FIFO_SIZE
, 2, NULL
,
366 s
->irq_table
[exynos4210_get_irq(EXYNOS4210_UART_INT_GRP
, 2)]);
368 exynos4210_uart_create(EXYNOS4210_UART3_BASE_ADDR
,
369 EXYNOS4210_UART3_FIFO_SIZE
, 3, NULL
,
370 s
->irq_table
[exynos4210_get_irq(EXYNOS4210_UART_INT_GRP
, 3)]);
372 /*** Display controller (FIMD) ***/
373 sysbus_create_varargs("exynos4210.fimd", EXYNOS4210_FIMD0_BASE_ADDR
,
374 s
->irq_table
[exynos4210_get_irq(11, 0)],
375 s
->irq_table
[exynos4210_get_irq(11, 1)],
376 s
->irq_table
[exynos4210_get_irq(11, 2)],
379 sysbus_create_simple(TYPE_EXYNOS4210_EHCI
, EXYNOS4210_EHCI_BASE_ADDR
,
380 s
->irq_table
[exynos4210_get_irq(28, 3)]);