4 * Copyright (c) 2003-2005 Fabrice Bellard
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
22 #include "exec/address-spaces.h"
24 /* Sparc MMU emulation */
26 #if defined(CONFIG_USER_ONLY)
28 int cpu_sparc_handle_mmu_fault(CPUSPARCState
*env1
, target_ulong address
, int rw
,
32 env1
->exception_index
= TT_TFAULT
;
34 env1
->exception_index
= TT_DFAULT
;
41 #ifndef TARGET_SPARC64
43 * Sparc V8 Reference MMU (SRMMU)
45 static const int access_table
[8][8] = {
46 { 0, 0, 0, 0, 8, 0, 12, 12 },
47 { 0, 0, 0, 0, 8, 0, 0, 0 },
48 { 8, 8, 0, 0, 0, 8, 12, 12 },
49 { 8, 8, 0, 0, 0, 8, 0, 0 },
50 { 8, 0, 8, 0, 8, 8, 12, 12 },
51 { 8, 0, 8, 0, 8, 0, 8, 0 },
52 { 8, 8, 8, 0, 8, 8, 12, 12 },
53 { 8, 8, 8, 0, 8, 8, 8, 0 }
56 static const int perm_table
[2][8] = {
59 PAGE_READ
| PAGE_WRITE
,
60 PAGE_READ
| PAGE_EXEC
,
61 PAGE_READ
| PAGE_WRITE
| PAGE_EXEC
,
63 PAGE_READ
| PAGE_WRITE
,
64 PAGE_READ
| PAGE_EXEC
,
65 PAGE_READ
| PAGE_WRITE
| PAGE_EXEC
69 PAGE_READ
| PAGE_WRITE
,
70 PAGE_READ
| PAGE_EXEC
,
71 PAGE_READ
| PAGE_WRITE
| PAGE_EXEC
,
79 static int get_physical_address(CPUSPARCState
*env
, hwaddr
*physical
,
80 int *prot
, int *access_index
,
81 target_ulong address
, int rw
, int mmu_idx
,
82 target_ulong
*page_size
)
87 int error_code
= 0, is_dirty
, is_user
;
88 unsigned long page_offset
;
89 CPUState
*cs
= ENV_GET_CPU(env
);
91 is_user
= mmu_idx
== MMU_USER_IDX
;
93 if ((env
->mmuregs
[0] & MMU_E
) == 0) { /* MMU disabled */
94 *page_size
= TARGET_PAGE_SIZE
;
95 /* Boot mode: instruction fetches are taken from PROM */
96 if (rw
== 2 && (env
->mmuregs
[0] & env
->def
->mmu_bm
)) {
97 *physical
= env
->prom_addr
| (address
& 0x7ffffULL
);
98 *prot
= PAGE_READ
| PAGE_EXEC
;
102 *prot
= PAGE_READ
| PAGE_WRITE
| PAGE_EXEC
;
106 *access_index
= ((rw
& 1) << 2) | (rw
& 2) | (is_user
? 0 : 1);
107 *physical
= 0xffffffffffff0000ULL
;
109 /* SPARC reference MMU table walk: Context table->L1->L2->PTE */
110 /* Context base + context number */
111 pde_ptr
= (env
->mmuregs
[1] << 4) + (env
->mmuregs
[2] << 2);
112 pde
= ldl_phys(cs
->as
, pde_ptr
);
115 switch (pde
& PTE_ENTRYTYPE_MASK
) {
117 case 0: /* Invalid */
119 case 2: /* L0 PTE, maybe should not happen? */
120 case 3: /* Reserved */
123 pde_ptr
= ((address
>> 22) & ~3) + ((pde
& ~3) << 4);
124 pde
= ldl_phys(cs
->as
, pde_ptr
);
126 switch (pde
& PTE_ENTRYTYPE_MASK
) {
128 case 0: /* Invalid */
129 return (1 << 8) | (1 << 2);
130 case 3: /* Reserved */
131 return (1 << 8) | (4 << 2);
133 pde_ptr
= ((address
& 0xfc0000) >> 16) + ((pde
& ~3) << 4);
134 pde
= ldl_phys(cs
->as
, pde_ptr
);
136 switch (pde
& PTE_ENTRYTYPE_MASK
) {
138 case 0: /* Invalid */
139 return (2 << 8) | (1 << 2);
140 case 3: /* Reserved */
141 return (2 << 8) | (4 << 2);
143 pde_ptr
= ((address
& 0x3f000) >> 10) + ((pde
& ~3) << 4);
144 pde
= ldl_phys(cs
->as
, pde_ptr
);
146 switch (pde
& PTE_ENTRYTYPE_MASK
) {
148 case 0: /* Invalid */
149 return (3 << 8) | (1 << 2);
150 case 1: /* PDE, should not happen */
151 case 3: /* Reserved */
152 return (3 << 8) | (4 << 2);
156 *page_size
= TARGET_PAGE_SIZE
;
159 page_offset
= address
& 0x3f000;
160 *page_size
= 0x40000;
164 page_offset
= address
& 0xfff000;
165 *page_size
= 0x1000000;
170 access_perms
= (pde
& PTE_ACCESS_MASK
) >> PTE_ACCESS_SHIFT
;
171 error_code
= access_table
[*access_index
][access_perms
];
172 if (error_code
&& !((env
->mmuregs
[0] & MMU_NF
) && is_user
)) {
176 /* update page modified and dirty bits */
177 is_dirty
= (rw
& 1) && !(pde
& PG_MODIFIED_MASK
);
178 if (!(pde
& PG_ACCESSED_MASK
) || is_dirty
) {
179 pde
|= PG_ACCESSED_MASK
;
181 pde
|= PG_MODIFIED_MASK
;
183 stl_phys_notdirty(cs
->as
, pde_ptr
, pde
);
186 /* the page can be put in the TLB */
187 *prot
= perm_table
[is_user
][access_perms
];
188 if (!(pde
& PG_MODIFIED_MASK
)) {
189 /* only set write access if already dirty... otherwise wait
191 *prot
&= ~PAGE_WRITE
;
194 /* Even if large ptes, we map only one 4KB page in the cache to
195 avoid filling it too fast */
196 *physical
= ((hwaddr
)(pde
& PTE_ADDR_MASK
) << 4) + page_offset
;
200 /* Perform address translation */
201 int cpu_sparc_handle_mmu_fault(CPUSPARCState
*env
, target_ulong address
, int rw
,
206 target_ulong page_size
;
207 int error_code
= 0, prot
, access_index
;
209 address
&= TARGET_PAGE_MASK
;
210 error_code
= get_physical_address(env
, &paddr
, &prot
, &access_index
,
211 address
, rw
, mmu_idx
, &page_size
);
213 if (error_code
== 0) {
215 printf("Translate at " TARGET_FMT_lx
" -> " TARGET_FMT_plx
", vaddr "
216 TARGET_FMT_lx
"\n", address
, paddr
, vaddr
);
218 tlb_set_page(env
, vaddr
, paddr
, prot
, mmu_idx
, page_size
);
222 if (env
->mmuregs
[3]) { /* Fault status register */
223 env
->mmuregs
[3] = 1; /* overflow (not read before another fault) */
225 env
->mmuregs
[3] |= (access_index
<< 5) | error_code
| 2;
226 env
->mmuregs
[4] = address
; /* Fault address register */
228 if ((env
->mmuregs
[0] & MMU_NF
) || env
->psret
== 0) {
229 /* No fault mode: if a mapping is available, just override
230 permissions. If no mapping is available, redirect accesses to
231 neverland. Fake/overridden mappings will be flushed when
232 switching to normal mode. */
233 prot
= PAGE_READ
| PAGE_WRITE
| PAGE_EXEC
;
234 tlb_set_page(env
, vaddr
, paddr
, prot
, mmu_idx
, TARGET_PAGE_SIZE
);
238 env
->exception_index
= TT_TFAULT
;
240 env
->exception_index
= TT_DFAULT
;
246 target_ulong
mmu_probe(CPUSPARCState
*env
, target_ulong address
, int mmulev
)
248 CPUState
*cs
= ENV_GET_CPU(env
);
252 /* Context base + context number */
253 pde_ptr
= (hwaddr
)(env
->mmuregs
[1] << 4) +
254 (env
->mmuregs
[2] << 2);
255 pde
= ldl_phys(cs
->as
, pde_ptr
);
257 switch (pde
& PTE_ENTRYTYPE_MASK
) {
259 case 0: /* Invalid */
260 case 2: /* PTE, maybe should not happen? */
261 case 3: /* Reserved */
267 pde_ptr
= ((address
>> 22) & ~3) + ((pde
& ~3) << 4);
268 pde
= ldl_phys(cs
->as
, pde_ptr
);
270 switch (pde
& PTE_ENTRYTYPE_MASK
) {
272 case 0: /* Invalid */
273 case 3: /* Reserved */
281 pde_ptr
= ((address
& 0xfc0000) >> 16) + ((pde
& ~3) << 4);
282 pde
= ldl_phys(cs
->as
, pde_ptr
);
284 switch (pde
& PTE_ENTRYTYPE_MASK
) {
286 case 0: /* Invalid */
287 case 3: /* Reserved */
295 pde_ptr
= ((address
& 0x3f000) >> 10) + ((pde
& ~3) << 4);
296 pde
= ldl_phys(cs
->as
, pde_ptr
);
298 switch (pde
& PTE_ENTRYTYPE_MASK
) {
300 case 0: /* Invalid */
301 case 1: /* PDE, should not happen */
302 case 3: /* Reserved */
313 void dump_mmu(FILE *f
, fprintf_function cpu_fprintf
, CPUSPARCState
*env
)
315 CPUState
*cs
= CPU(sparc_env_get_cpu(env
));
316 target_ulong va
, va1
, va2
;
317 unsigned int n
, m
, o
;
321 pde_ptr
= (env
->mmuregs
[1] << 4) + (env
->mmuregs
[2] << 2);
322 pde
= ldl_phys(cs
->as
, pde_ptr
);
323 (*cpu_fprintf
)(f
, "Root ptr: " TARGET_FMT_plx
", ctx: %d\n",
324 (hwaddr
)env
->mmuregs
[1] << 4, env
->mmuregs
[2]);
325 for (n
= 0, va
= 0; n
< 256; n
++, va
+= 16 * 1024 * 1024) {
326 pde
= mmu_probe(env
, va
, 2);
328 pa
= cpu_get_phys_page_debug(cs
, va
);
329 (*cpu_fprintf
)(f
, "VA: " TARGET_FMT_lx
", PA: " TARGET_FMT_plx
330 " PDE: " TARGET_FMT_lx
"\n", va
, pa
, pde
);
331 for (m
= 0, va1
= va
; m
< 64; m
++, va1
+= 256 * 1024) {
332 pde
= mmu_probe(env
, va1
, 1);
334 pa
= cpu_get_phys_page_debug(cs
, va1
);
335 (*cpu_fprintf
)(f
, " VA: " TARGET_FMT_lx
", PA: "
336 TARGET_FMT_plx
" PDE: " TARGET_FMT_lx
"\n",
338 for (o
= 0, va2
= va1
; o
< 64; o
++, va2
+= 4 * 1024) {
339 pde
= mmu_probe(env
, va2
, 0);
341 pa
= cpu_get_phys_page_debug(cs
, va2
);
342 (*cpu_fprintf
)(f
, " VA: " TARGET_FMT_lx
", PA: "
343 TARGET_FMT_plx
" PTE: "
354 /* Gdb expects all registers windows to be flushed in ram. This function handles
355 * reads (and only reads) in stack frames as if windows were flushed. We assume
356 * that the sparc ABI is followed.
358 int sparc_cpu_memory_rw_debug(CPUState
*cs
, vaddr address
,
359 uint8_t *buf
, int len
, bool is_write
)
361 SPARCCPU
*cpu
= SPARC_CPU(cs
);
362 CPUSPARCState
*env
= &cpu
->env
;
363 target_ulong addr
= address
;
369 for (i
= 0; i
< env
->nwindows
; i
++) {
371 target_ulong fp
= env
->regbase
[cwp
* 16 + 22];
373 /* Assume fp == 0 means end of frame. */
378 cwp
= cpu_cwp_inc(env
, cwp
+ 1);
380 /* Invalid window ? */
381 if (env
->wim
& (1 << cwp
)) {
385 /* According to the ABI, the stack is growing downward. */
386 if (addr
+ len
< fp
) {
390 /* Not in this frame. */
391 if (addr
> fp
+ 64) {
395 /* Handle access before this window. */
398 if (cpu_memory_rw_debug(cs
, addr
, buf
, len1
, is_write
) != 0) {
406 /* Access byte per byte to registers. Not very efficient but speed
416 for (; len1
; len1
--) {
417 int reg
= cwp
* 16 + 8 + (off
>> 2);
422 u
.v
= cpu_to_be32(env
->regbase
[reg
]);
423 *buf
++ = u
.c
[off
& 3];
434 return cpu_memory_rw_debug(cs
, addr
, buf
, len
, is_write
);
437 #else /* !TARGET_SPARC64 */
439 /* 41 bit physical address space */
440 static inline hwaddr
ultrasparc_truncate_physical(uint64_t x
)
442 return x
& 0x1ffffffffffULL
;
446 * UltraSparc IIi I/DMMUs
449 /* Returns true if TTE tag is valid and matches virtual address value
450 in context requires virtual address mask value calculated from TTE
452 static inline int ultrasparc_tag_match(SparcTLBEntry
*tlb
,
453 uint64_t address
, uint64_t context
,
458 switch (TTE_PGSIZE(tlb
->tte
)) {
461 mask
= 0xffffffffffffe000ULL
;
464 mask
= 0xffffffffffff0000ULL
;
467 mask
= 0xfffffffffff80000ULL
;
470 mask
= 0xffffffffffc00000ULL
;
474 /* valid, context match, virtual address match? */
475 if (TTE_IS_VALID(tlb
->tte
) &&
476 (TTE_IS_GLOBAL(tlb
->tte
) || tlb_compare_context(tlb
, context
))
477 && compare_masked(address
, tlb
->tag
, mask
)) {
478 /* decode physical address */
479 *physical
= ((tlb
->tte
& mask
) | (address
& ~mask
)) & 0x1ffffffe000ULL
;
486 static int get_physical_address_data(CPUSPARCState
*env
,
487 hwaddr
*physical
, int *prot
,
488 target_ulong address
, int rw
, int mmu_idx
)
494 int is_user
= (mmu_idx
== MMU_USER_IDX
||
495 mmu_idx
== MMU_USER_SECONDARY_IDX
);
497 if ((env
->lsu
& DMMU_E
) == 0) { /* DMMU disabled */
498 *physical
= ultrasparc_truncate_physical(address
);
499 *prot
= PAGE_READ
| PAGE_WRITE
;
506 context
= env
->dmmu
.mmu_primary_context
& 0x1fff;
507 sfsr
|= SFSR_CT_PRIMARY
;
509 case MMU_USER_SECONDARY_IDX
:
510 case MMU_KERNEL_SECONDARY_IDX
:
511 context
= env
->dmmu
.mmu_secondary_context
& 0x1fff;
512 sfsr
|= SFSR_CT_SECONDARY
;
514 case MMU_NUCLEUS_IDX
:
515 sfsr
|= SFSR_CT_NUCLEUS
;
523 sfsr
|= SFSR_WRITE_BIT
;
524 } else if (rw
== 4) {
528 for (i
= 0; i
< 64; i
++) {
529 /* ctx match, vaddr match, valid? */
530 if (ultrasparc_tag_match(&env
->dtlb
[i
], address
, context
, physical
)) {
534 /* multiple bits in SFSR.FT may be set on TT_DFAULT */
535 if (TTE_IS_PRIV(env
->dtlb
[i
].tte
) && is_user
) {
537 sfsr
|= SFSR_FT_PRIV_BIT
; /* privilege violation */
538 trace_mmu_helper_dfault(address
, context
, mmu_idx
, env
->tl
);
541 if (TTE_IS_SIDEEFFECT(env
->dtlb
[i
].tte
)) {
543 sfsr
|= SFSR_FT_NF_E_BIT
;
546 if (TTE_IS_NFO(env
->dtlb
[i
].tte
)) {
548 sfsr
|= SFSR_FT_NFO_BIT
;
553 /* faults above are reported with TT_DFAULT. */
554 env
->exception_index
= TT_DFAULT
;
555 } else if (!TTE_IS_W_OK(env
->dtlb
[i
].tte
) && (rw
== 1)) {
557 env
->exception_index
= TT_DPROT
;
559 trace_mmu_helper_dprot(address
, context
, mmu_idx
, env
->tl
);
564 if (TTE_IS_W_OK(env
->dtlb
[i
].tte
)) {
568 TTE_SET_USED(env
->dtlb
[i
].tte
);
573 if (env
->dmmu
.sfsr
& SFSR_VALID_BIT
) { /* Fault status register */
574 sfsr
|= SFSR_OW_BIT
; /* overflow (not read before
578 if (env
->pstate
& PS_PRIV
) {
582 /* FIXME: ASI field in SFSR must be set */
583 env
->dmmu
.sfsr
= sfsr
| SFSR_VALID_BIT
;
585 env
->dmmu
.sfar
= address
; /* Fault address register */
587 env
->dmmu
.tag_access
= (address
& ~0x1fffULL
) | context
;
593 trace_mmu_helper_dmiss(address
, context
);
597 * - UltraSPARC IIi: SFSR and SFAR unmodified
598 * - JPS1: SFAR updated and some fields of SFSR updated
600 env
->dmmu
.tag_access
= (address
& ~0x1fffULL
) | context
;
601 env
->exception_index
= TT_DMISS
;
605 static int get_physical_address_code(CPUSPARCState
*env
,
606 hwaddr
*physical
, int *prot
,
607 target_ulong address
, int mmu_idx
)
612 int is_user
= (mmu_idx
== MMU_USER_IDX
||
613 mmu_idx
== MMU_USER_SECONDARY_IDX
);
615 if ((env
->lsu
& IMMU_E
) == 0 || (env
->pstate
& PS_RED
) != 0) {
617 *physical
= ultrasparc_truncate_physical(address
);
623 /* PRIMARY context */
624 context
= env
->dmmu
.mmu_primary_context
& 0x1fff;
626 /* NUCLEUS context */
630 for (i
= 0; i
< 64; i
++) {
631 /* ctx match, vaddr match, valid? */
632 if (ultrasparc_tag_match(&env
->itlb
[i
],
633 address
, context
, physical
)) {
635 if (TTE_IS_PRIV(env
->itlb
[i
].tte
) && is_user
) {
636 /* Fault status register */
637 if (env
->immu
.sfsr
& SFSR_VALID_BIT
) {
638 env
->immu
.sfsr
= SFSR_OW_BIT
; /* overflow (not read before
643 if (env
->pstate
& PS_PRIV
) {
644 env
->immu
.sfsr
|= SFSR_PR_BIT
;
647 env
->immu
.sfsr
|= SFSR_CT_NUCLEUS
;
650 /* FIXME: ASI field in SFSR must be set */
651 env
->immu
.sfsr
|= SFSR_FT_PRIV_BIT
| SFSR_VALID_BIT
;
652 env
->exception_index
= TT_TFAULT
;
654 env
->immu
.tag_access
= (address
& ~0x1fffULL
) | context
;
656 trace_mmu_helper_tfault(address
, context
);
661 TTE_SET_USED(env
->itlb
[i
].tte
);
666 trace_mmu_helper_tmiss(address
, context
);
668 /* Context is stored in DMMU (dmmuregs[1]) also for IMMU */
669 env
->immu
.tag_access
= (address
& ~0x1fffULL
) | context
;
670 env
->exception_index
= TT_TMISS
;
674 static int get_physical_address(CPUSPARCState
*env
, hwaddr
*physical
,
675 int *prot
, int *access_index
,
676 target_ulong address
, int rw
, int mmu_idx
,
677 target_ulong
*page_size
)
679 /* ??? We treat everything as a small page, then explicitly flush
680 everything when an entry is evicted. */
681 *page_size
= TARGET_PAGE_SIZE
;
683 /* safety net to catch wrong softmmu index use from dynamic code */
684 if (env
->tl
> 0 && mmu_idx
!= MMU_NUCLEUS_IDX
) {
686 trace_mmu_helper_get_phys_addr_code(env
->tl
, mmu_idx
,
687 env
->dmmu
.mmu_primary_context
,
688 env
->dmmu
.mmu_secondary_context
,
691 trace_mmu_helper_get_phys_addr_data(env
->tl
, mmu_idx
,
692 env
->dmmu
.mmu_primary_context
,
693 env
->dmmu
.mmu_secondary_context
,
699 return get_physical_address_code(env
, physical
, prot
, address
,
702 return get_physical_address_data(env
, physical
, prot
, address
, rw
,
707 /* Perform address translation */
708 int cpu_sparc_handle_mmu_fault(CPUSPARCState
*env
, target_ulong address
, int rw
,
713 target_ulong page_size
;
714 int error_code
= 0, prot
, access_index
;
716 address
&= TARGET_PAGE_MASK
;
717 error_code
= get_physical_address(env
, &paddr
, &prot
, &access_index
,
718 address
, rw
, mmu_idx
, &page_size
);
719 if (error_code
== 0) {
722 trace_mmu_helper_mmu_fault(address
, paddr
, mmu_idx
, env
->tl
,
723 env
->dmmu
.mmu_primary_context
,
724 env
->dmmu
.mmu_secondary_context
);
726 tlb_set_page(env
, vaddr
, paddr
, prot
, mmu_idx
, page_size
);
733 void dump_mmu(FILE *f
, fprintf_function cpu_fprintf
, CPUSPARCState
*env
)
738 (*cpu_fprintf
)(f
, "MMU contexts: Primary: %" PRId64
", Secondary: %"
740 env
->dmmu
.mmu_primary_context
,
741 env
->dmmu
.mmu_secondary_context
);
742 if ((env
->lsu
& DMMU_E
) == 0) {
743 (*cpu_fprintf
)(f
, "DMMU disabled\n");
745 (*cpu_fprintf
)(f
, "DMMU dump\n");
746 for (i
= 0; i
< 64; i
++) {
747 switch (TTE_PGSIZE(env
->dtlb
[i
].tte
)) {
762 if (TTE_IS_VALID(env
->dtlb
[i
].tte
)) {
763 (*cpu_fprintf
)(f
, "[%02u] VA: %" PRIx64
", PA: %llx"
764 ", %s, %s, %s, %s, ctx %" PRId64
" %s\n",
766 env
->dtlb
[i
].tag
& (uint64_t)~0x1fffULL
,
767 TTE_PA(env
->dtlb
[i
].tte
),
769 TTE_IS_PRIV(env
->dtlb
[i
].tte
) ? "priv" : "user",
770 TTE_IS_W_OK(env
->dtlb
[i
].tte
) ? "RW" : "RO",
771 TTE_IS_LOCKED(env
->dtlb
[i
].tte
) ?
772 "locked" : "unlocked",
773 env
->dtlb
[i
].tag
& (uint64_t)0x1fffULL
,
774 TTE_IS_GLOBAL(env
->dtlb
[i
].tte
) ?
779 if ((env
->lsu
& IMMU_E
) == 0) {
780 (*cpu_fprintf
)(f
, "IMMU disabled\n");
782 (*cpu_fprintf
)(f
, "IMMU dump\n");
783 for (i
= 0; i
< 64; i
++) {
784 switch (TTE_PGSIZE(env
->itlb
[i
].tte
)) {
799 if (TTE_IS_VALID(env
->itlb
[i
].tte
)) {
800 (*cpu_fprintf
)(f
, "[%02u] VA: %" PRIx64
", PA: %llx"
801 ", %s, %s, %s, ctx %" PRId64
" %s\n",
803 env
->itlb
[i
].tag
& (uint64_t)~0x1fffULL
,
804 TTE_PA(env
->itlb
[i
].tte
),
806 TTE_IS_PRIV(env
->itlb
[i
].tte
) ? "priv" : "user",
807 TTE_IS_LOCKED(env
->itlb
[i
].tte
) ?
808 "locked" : "unlocked",
809 env
->itlb
[i
].tag
& (uint64_t)0x1fffULL
,
810 TTE_IS_GLOBAL(env
->itlb
[i
].tte
) ?
817 #endif /* TARGET_SPARC64 */
819 static int cpu_sparc_get_phys_page(CPUSPARCState
*env
, hwaddr
*phys
,
820 target_ulong addr
, int rw
, int mmu_idx
)
822 target_ulong page_size
;
823 int prot
, access_index
;
825 return get_physical_address(env
, phys
, &prot
, &access_index
, addr
, rw
,
826 mmu_idx
, &page_size
);
829 #if defined(TARGET_SPARC64)
830 hwaddr
cpu_get_phys_page_nofault(CPUSPARCState
*env
, target_ulong addr
,
835 if (cpu_sparc_get_phys_page(env
, &phys_addr
, addr
, 4, mmu_idx
) != 0) {
842 hwaddr
sparc_cpu_get_phys_page_debug(CPUState
*cs
, vaddr addr
)
844 SPARCCPU
*cpu
= SPARC_CPU(cs
);
845 CPUSPARCState
*env
= &cpu
->env
;
847 int mmu_idx
= cpu_mmu_index(env
);
848 MemoryRegionSection section
;
850 if (cpu_sparc_get_phys_page(env
, &phys_addr
, addr
, 2, mmu_idx
) != 0) {
851 if (cpu_sparc_get_phys_page(env
, &phys_addr
, addr
, 0, mmu_idx
) != 0) {
855 section
= memory_region_find(get_system_memory(), phys_addr
, 1);
856 memory_region_unref(section
.mr
);
857 if (!int128_nz(section
.size
)) {