Merge tag 'pull-request-2023-08-03' of https://gitlab.com/thuth/qemu into staging
[qemu/armbru.git] / hw / pci / pci_bridge.c
blobe7b9345615e96a72291ff73482395840ee8c8cbd
1 /*
2 * QEMU PCI bus manager
4 * Copyright (c) 2004 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to dea
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 * THE SOFTWARE.
27 * split out from pci.c
28 * Copyright (c) 2010 Isaku Yamahata <yamahata at valinux co jp>
29 * VA Linux Systems Japan K.K.
32 #include "qemu/osdep.h"
33 #include "qemu/units.h"
34 #include "hw/pci/pci_bridge.h"
35 #include "hw/pci/pci_bus.h"
36 #include "qemu/module.h"
37 #include "qemu/range.h"
38 #include "qapi/error.h"
39 #include "hw/acpi/acpi_aml_interface.h"
40 #include "hw/acpi/pci.h"
42 /* PCI bridge subsystem vendor ID helper functions */
43 #define PCI_SSVID_SIZEOF 8
44 #define PCI_SSVID_SVID 4
45 #define PCI_SSVID_SSID 6
47 int pci_bridge_ssvid_init(PCIDevice *dev, uint8_t offset,
48 uint16_t svid, uint16_t ssid,
49 Error **errp)
51 int pos;
53 pos = pci_add_capability(dev, PCI_CAP_ID_SSVID, offset,
54 PCI_SSVID_SIZEOF, errp);
55 if (pos < 0) {
56 return pos;
59 pci_set_word(dev->config + pos + PCI_SSVID_SVID, svid);
60 pci_set_word(dev->config + pos + PCI_SSVID_SSID, ssid);
61 return pos;
64 /* Accessor function to get parent bridge device from pci bus. */
65 PCIDevice *pci_bridge_get_device(PCIBus *bus)
67 return bus->parent_dev;
70 /* Accessor function to get secondary bus from pci-to-pci bridge device */
71 PCIBus *pci_bridge_get_sec_bus(PCIBridge *br)
73 return &br->sec_bus;
76 static uint32_t pci_config_get_io_base(const PCIDevice *d,
77 uint32_t base, uint32_t base_upper16)
79 uint32_t val;
81 val = ((uint32_t)d->config[base] & PCI_IO_RANGE_MASK) << 8;
82 if (d->config[base] & PCI_IO_RANGE_TYPE_32) {
83 val |= (uint32_t)pci_get_word(d->config + base_upper16) << 16;
85 return val;
88 static pcibus_t pci_config_get_memory_base(const PCIDevice *d, uint32_t base)
90 return ((pcibus_t)pci_get_word(d->config + base) & PCI_MEMORY_RANGE_MASK)
91 << 16;
94 static pcibus_t pci_config_get_pref_base(const PCIDevice *d,
95 uint32_t base, uint32_t upper)
97 pcibus_t tmp;
98 pcibus_t val;
100 tmp = (pcibus_t)pci_get_word(d->config + base);
101 val = (tmp & PCI_PREF_RANGE_MASK) << 16;
102 if (tmp & PCI_PREF_RANGE_TYPE_64) {
103 val |= (pcibus_t)pci_get_long(d->config + upper) << 32;
105 return val;
108 /* accessor function to get bridge filtering base address */
109 pcibus_t pci_bridge_get_base(const PCIDevice *bridge, uint8_t type)
111 pcibus_t base;
112 if (type & PCI_BASE_ADDRESS_SPACE_IO) {
113 base = pci_config_get_io_base(bridge,
114 PCI_IO_BASE, PCI_IO_BASE_UPPER16);
115 } else {
116 if (type & PCI_BASE_ADDRESS_MEM_PREFETCH) {
117 base = pci_config_get_pref_base(
118 bridge, PCI_PREF_MEMORY_BASE, PCI_PREF_BASE_UPPER32);
119 } else {
120 base = pci_config_get_memory_base(bridge, PCI_MEMORY_BASE);
124 return base;
127 /* accessor function to get bridge filtering limit */
128 pcibus_t pci_bridge_get_limit(const PCIDevice *bridge, uint8_t type)
130 pcibus_t limit;
131 if (type & PCI_BASE_ADDRESS_SPACE_IO) {
132 limit = pci_config_get_io_base(bridge,
133 PCI_IO_LIMIT, PCI_IO_LIMIT_UPPER16);
134 limit |= 0xfff; /* PCI bridge spec 3.2.5.6. */
135 } else {
136 if (type & PCI_BASE_ADDRESS_MEM_PREFETCH) {
137 limit = pci_config_get_pref_base(
138 bridge, PCI_PREF_MEMORY_LIMIT, PCI_PREF_LIMIT_UPPER32);
139 } else {
140 limit = pci_config_get_memory_base(bridge, PCI_MEMORY_LIMIT);
142 limit |= 0xfffff; /* PCI bridge spec 3.2.5.{1, 8}. */
144 return limit;
147 static void pci_bridge_init_alias(PCIBridge *bridge, MemoryRegion *alias,
148 uint8_t type, const char *name,
149 MemoryRegion *space,
150 MemoryRegion *parent_space,
151 bool enabled)
153 PCIDevice *bridge_dev = PCI_DEVICE(bridge);
154 pcibus_t base = pci_bridge_get_base(bridge_dev, type);
155 pcibus_t limit = pci_bridge_get_limit(bridge_dev, type);
156 /* TODO: this doesn't handle base = 0 limit = 2^64 - 1 correctly.
157 * Apparently no way to do this with existing memory APIs. */
158 pcibus_t size = enabled && limit >= base ? limit + 1 - base : 0;
160 memory_region_init_alias(alias, OBJECT(bridge), name, space, base, size);
161 memory_region_add_subregion_overlap(parent_space, base, alias, 1);
164 static void pci_bridge_init_vga_aliases(PCIBridge *br, PCIBus *parent,
165 MemoryRegion *alias_vga)
167 PCIDevice *pd = PCI_DEVICE(br);
168 uint16_t brctl = pci_get_word(pd->config + PCI_BRIDGE_CONTROL);
170 memory_region_init_alias(&alias_vga[QEMU_PCI_VGA_IO_LO], OBJECT(br),
171 "pci_bridge_vga_io_lo", &br->address_space_io,
172 QEMU_PCI_VGA_IO_LO_BASE, QEMU_PCI_VGA_IO_LO_SIZE);
173 memory_region_init_alias(&alias_vga[QEMU_PCI_VGA_IO_HI], OBJECT(br),
174 "pci_bridge_vga_io_hi", &br->address_space_io,
175 QEMU_PCI_VGA_IO_HI_BASE, QEMU_PCI_VGA_IO_HI_SIZE);
176 memory_region_init_alias(&alias_vga[QEMU_PCI_VGA_MEM], OBJECT(br),
177 "pci_bridge_vga_mem", &br->address_space_mem,
178 QEMU_PCI_VGA_MEM_BASE, QEMU_PCI_VGA_MEM_SIZE);
180 if (brctl & PCI_BRIDGE_CTL_VGA) {
181 pci_register_vga(pd, &alias_vga[QEMU_PCI_VGA_MEM],
182 &alias_vga[QEMU_PCI_VGA_IO_LO],
183 &alias_vga[QEMU_PCI_VGA_IO_HI]);
187 static void pci_bridge_region_init(PCIBridge *br)
189 PCIDevice *pd = PCI_DEVICE(br);
190 PCIBus *parent = pci_get_bus(pd);
191 PCIBridgeWindows *w = &br->windows;
192 uint16_t cmd = pci_get_word(pd->config + PCI_COMMAND);
194 pci_bridge_init_alias(br, &w->alias_pref_mem,
195 PCI_BASE_ADDRESS_MEM_PREFETCH,
196 "pci_bridge_pref_mem",
197 &br->address_space_mem,
198 parent->address_space_mem,
199 cmd & PCI_COMMAND_MEMORY);
200 pci_bridge_init_alias(br, &w->alias_mem,
201 PCI_BASE_ADDRESS_SPACE_MEMORY,
202 "pci_bridge_mem",
203 &br->address_space_mem,
204 parent->address_space_mem,
205 cmd & PCI_COMMAND_MEMORY);
206 pci_bridge_init_alias(br, &w->alias_io,
207 PCI_BASE_ADDRESS_SPACE_IO,
208 "pci_bridge_io",
209 &br->address_space_io,
210 parent->address_space_io,
211 cmd & PCI_COMMAND_IO);
213 pci_bridge_init_vga_aliases(br, parent, w->alias_vga);
216 static void pci_bridge_region_del(PCIBridge *br, PCIBridgeWindows *w)
218 PCIDevice *pd = PCI_DEVICE(br);
219 PCIBus *parent = pci_get_bus(pd);
221 memory_region_del_subregion(parent->address_space_io, &w->alias_io);
222 memory_region_del_subregion(parent->address_space_mem, &w->alias_mem);
223 memory_region_del_subregion(parent->address_space_mem, &w->alias_pref_mem);
224 pci_unregister_vga(pd);
227 static void pci_bridge_region_cleanup(PCIBridge *br, PCIBridgeWindows *w)
229 object_unparent(OBJECT(&w->alias_io));
230 object_unparent(OBJECT(&w->alias_mem));
231 object_unparent(OBJECT(&w->alias_pref_mem));
232 object_unparent(OBJECT(&w->alias_vga[QEMU_PCI_VGA_IO_LO]));
233 object_unparent(OBJECT(&w->alias_vga[QEMU_PCI_VGA_IO_HI]));
234 object_unparent(OBJECT(&w->alias_vga[QEMU_PCI_VGA_MEM]));
237 void pci_bridge_update_mappings(PCIBridge *br)
239 PCIBridgeWindows *w = &br->windows;
241 /* Make updates atomic to: handle the case of one VCPU updating the bridge
242 * while another accesses an unaffected region. */
243 memory_region_transaction_begin();
244 pci_bridge_region_del(br, w);
245 pci_bridge_region_cleanup(br, w);
246 pci_bridge_region_init(br);
247 memory_region_transaction_commit();
250 /* default write_config function for PCI-to-PCI bridge */
251 void pci_bridge_write_config(PCIDevice *d,
252 uint32_t address, uint32_t val, int len)
254 PCIBridge *s = PCI_BRIDGE(d);
255 uint16_t oldctl = pci_get_word(d->config + PCI_BRIDGE_CONTROL);
256 uint16_t newctl;
258 pci_default_write_config(d, address, val, len);
260 if (ranges_overlap(address, len, PCI_COMMAND, 2) ||
262 /* io base/limit */
263 ranges_overlap(address, len, PCI_IO_BASE, 2) ||
265 /* memory base/limit, prefetchable base/limit and
266 io base/limit upper 16 */
267 ranges_overlap(address, len, PCI_MEMORY_BASE, 20) ||
269 /* vga enable */
270 ranges_overlap(address, len, PCI_BRIDGE_CONTROL, 2)) {
271 pci_bridge_update_mappings(s);
274 newctl = pci_get_word(d->config + PCI_BRIDGE_CONTROL);
275 if (~oldctl & newctl & PCI_BRIDGE_CTL_BUS_RESET) {
276 /* Trigger hot reset on 0->1 transition. */
277 bus_cold_reset(BUS(&s->sec_bus));
281 void pci_bridge_disable_base_limit(PCIDevice *dev)
283 uint8_t *conf = dev->config;
285 pci_byte_test_and_set_mask(conf + PCI_IO_BASE,
286 PCI_IO_RANGE_MASK & 0xff);
287 pci_byte_test_and_clear_mask(conf + PCI_IO_LIMIT,
288 PCI_IO_RANGE_MASK & 0xff);
289 pci_word_test_and_set_mask(conf + PCI_MEMORY_BASE,
290 PCI_MEMORY_RANGE_MASK & 0xffff);
291 pci_word_test_and_clear_mask(conf + PCI_MEMORY_LIMIT,
292 PCI_MEMORY_RANGE_MASK & 0xffff);
293 pci_word_test_and_set_mask(conf + PCI_PREF_MEMORY_BASE,
294 PCI_PREF_RANGE_MASK & 0xffff);
295 pci_word_test_and_clear_mask(conf + PCI_PREF_MEMORY_LIMIT,
296 PCI_PREF_RANGE_MASK & 0xffff);
297 pci_set_long(conf + PCI_PREF_BASE_UPPER32, 0);
298 pci_set_long(conf + PCI_PREF_LIMIT_UPPER32, 0);
301 /* reset bridge specific configuration registers */
302 void pci_bridge_reset(DeviceState *qdev)
304 PCIDevice *dev = PCI_DEVICE(qdev);
305 uint8_t *conf = dev->config;
307 conf[PCI_PRIMARY_BUS] = 0;
308 conf[PCI_SECONDARY_BUS] = 0;
309 conf[PCI_SUBORDINATE_BUS] = 0;
310 conf[PCI_SEC_LATENCY_TIMER] = 0;
313 * the default values for base/limit registers aren't specified
314 * in the PCI-to-PCI-bridge spec. So we don't touch them here.
315 * Each implementation can override it.
316 * typical implementation does
317 * zero base/limit registers or
318 * disable forwarding: pci_bridge_disable_base_limit()
319 * If disable forwarding is wanted, call pci_bridge_disable_base_limit()
320 * after this function.
322 pci_byte_test_and_clear_mask(conf + PCI_IO_BASE,
323 PCI_IO_RANGE_MASK & 0xff);
324 pci_byte_test_and_clear_mask(conf + PCI_IO_LIMIT,
325 PCI_IO_RANGE_MASK & 0xff);
326 pci_word_test_and_clear_mask(conf + PCI_MEMORY_BASE,
327 PCI_MEMORY_RANGE_MASK & 0xffff);
328 pci_word_test_and_clear_mask(conf + PCI_MEMORY_LIMIT,
329 PCI_MEMORY_RANGE_MASK & 0xffff);
330 pci_word_test_and_clear_mask(conf + PCI_PREF_MEMORY_BASE,
331 PCI_PREF_RANGE_MASK & 0xffff);
332 pci_word_test_and_clear_mask(conf + PCI_PREF_MEMORY_LIMIT,
333 PCI_PREF_RANGE_MASK & 0xffff);
334 pci_set_long(conf + PCI_PREF_BASE_UPPER32, 0);
335 pci_set_long(conf + PCI_PREF_LIMIT_UPPER32, 0);
337 pci_set_word(conf + PCI_BRIDGE_CONTROL, 0);
340 /* default qdev initialization function for PCI-to-PCI bridge */
341 void pci_bridge_initfn(PCIDevice *dev, const char *typename)
343 PCIBus *parent = pci_get_bus(dev);
344 PCIBridge *br = PCI_BRIDGE(dev);
345 PCIBus *sec_bus = &br->sec_bus;
347 pci_word_test_and_set_mask(dev->config + PCI_STATUS,
348 PCI_STATUS_66MHZ | PCI_STATUS_FAST_BACK);
351 * TODO: We implement VGA Enable in the Bridge Control Register
352 * therefore per the PCI to PCI bridge spec we must also implement
353 * VGA Palette Snooping. When done, set this bit writable:
355 * pci_word_test_and_set_mask(dev->wmask + PCI_COMMAND,
356 * PCI_COMMAND_VGA_PALETTE);
359 pci_config_set_class(dev->config, PCI_CLASS_BRIDGE_PCI);
360 dev->config[PCI_HEADER_TYPE] =
361 (dev->config[PCI_HEADER_TYPE] & PCI_HEADER_TYPE_MULTI_FUNCTION) |
362 PCI_HEADER_TYPE_BRIDGE;
363 pci_set_word(dev->config + PCI_SEC_STATUS,
364 PCI_STATUS_66MHZ | PCI_STATUS_FAST_BACK);
367 * If we don't specify the name, the bus will be addressed as <id>.0, where
368 * id is the device id.
369 * Since PCI Bridge devices have a single bus each, we don't need the index:
370 * let users address the bus using the device name.
372 if (!br->bus_name && dev->qdev.id && *dev->qdev.id) {
373 br->bus_name = dev->qdev.id;
376 qbus_init(sec_bus, sizeof(br->sec_bus), typename, DEVICE(dev),
377 br->bus_name);
378 sec_bus->parent_dev = dev;
379 sec_bus->map_irq = br->map_irq ? br->map_irq : pci_swizzle_map_irq_fn;
380 sec_bus->address_space_mem = &br->address_space_mem;
381 memory_region_init(&br->address_space_mem, OBJECT(br), "pci_bridge_pci", UINT64_MAX);
382 sec_bus->address_space_io = &br->address_space_io;
383 memory_region_init(&br->address_space_io, OBJECT(br), "pci_bridge_io",
384 4 * GiB);
385 pci_bridge_region_init(br);
386 QLIST_INIT(&sec_bus->child);
387 QLIST_INSERT_HEAD(&parent->child, sec_bus, sibling);
390 /* default qdev clean up function for PCI-to-PCI bridge */
391 void pci_bridge_exitfn(PCIDevice *pci_dev)
393 PCIBridge *s = PCI_BRIDGE(pci_dev);
394 assert(QLIST_EMPTY(&s->sec_bus.child));
395 QLIST_REMOVE(&s->sec_bus, sibling);
396 pci_bridge_region_del(s, &s->windows);
397 pci_bridge_region_cleanup(s, &s->windows);
398 /* object_unparent() is called automatically during device deletion */
402 * before qdev initialization(qdev_init()), this function sets bus_name and
403 * map_irq callback which are necessary for pci_bridge_initfn() to
404 * initialize bus.
406 void pci_bridge_map_irq(PCIBridge *br, const char* bus_name,
407 pci_map_irq_fn map_irq)
409 br->map_irq = map_irq;
410 br->bus_name = bus_name;
414 int pci_bridge_qemu_reserve_cap_init(PCIDevice *dev, int cap_offset,
415 PCIResReserve res_reserve, Error **errp)
417 if (res_reserve.mem_pref_32 != (uint64_t)-1 &&
418 res_reserve.mem_pref_64 != (uint64_t)-1) {
419 error_setg(errp,
420 "PCI resource reserve cap: PREF32 and PREF64 conflict");
421 return -EINVAL;
424 if (res_reserve.mem_non_pref != (uint64_t)-1 &&
425 res_reserve.mem_non_pref >= 4 * GiB) {
426 error_setg(errp,
427 "PCI resource reserve cap: mem-reserve must be less than 4G");
428 return -EINVAL;
431 if (res_reserve.mem_pref_32 != (uint64_t)-1 &&
432 res_reserve.mem_pref_32 >= 4 * GiB) {
433 error_setg(errp,
434 "PCI resource reserve cap: pref32-reserve must be less than 4G");
435 return -EINVAL;
438 if (res_reserve.bus == (uint32_t)-1 &&
439 res_reserve.io == (uint64_t)-1 &&
440 res_reserve.mem_non_pref == (uint64_t)-1 &&
441 res_reserve.mem_pref_32 == (uint64_t)-1 &&
442 res_reserve.mem_pref_64 == (uint64_t)-1) {
443 return 0;
446 size_t cap_len = sizeof(PCIBridgeQemuCap);
447 PCIBridgeQemuCap cap = {
448 .len = cap_len,
449 .type = REDHAT_PCI_CAP_RESOURCE_RESERVE,
450 .bus_res = cpu_to_le32(res_reserve.bus),
451 .io = cpu_to_le64(res_reserve.io),
452 .mem = cpu_to_le32(res_reserve.mem_non_pref),
453 .mem_pref_32 = cpu_to_le32(res_reserve.mem_pref_32),
454 .mem_pref_64 = cpu_to_le64(res_reserve.mem_pref_64)
457 int offset = pci_add_capability(dev, PCI_CAP_ID_VNDR,
458 cap_offset, cap_len, errp);
459 if (offset < 0) {
460 return offset;
463 memcpy(dev->config + offset + PCI_CAP_FLAGS,
464 (char *)&cap + PCI_CAP_FLAGS,
465 cap_len - PCI_CAP_FLAGS);
466 return 0;
469 static void pci_bridge_class_init(ObjectClass *klass, void *data)
471 AcpiDevAmlIfClass *adevc = ACPI_DEV_AML_IF_CLASS(klass);
473 adevc->build_dev_aml = build_pci_bridge_aml;
476 static const TypeInfo pci_bridge_type_info = {
477 .name = TYPE_PCI_BRIDGE,
478 .parent = TYPE_PCI_DEVICE,
479 .instance_size = sizeof(PCIBridge),
480 .class_init = pci_bridge_class_init,
481 .abstract = true,
482 .interfaces = (InterfaceInfo[]) {
483 { TYPE_ACPI_DEV_AML_IF },
484 { },
488 static void pci_bridge_register_types(void)
490 type_register_static(&pci_bridge_type_info);
493 type_init(pci_bridge_register_types)