4 * Copyright (c) 2012-2014 SUSE LINUX Products GmbH
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, see
18 * <http://www.gnu.org/licenses/gpl-2.0.html>
21 #include "qemu/osdep.h"
22 #include "qapi/error.h"
23 #include "hw/core/cpu.h"
24 #include "sysemu/hw_accel.h"
25 #include "qemu/notify.h"
27 #include "qemu/main-loop.h"
29 #include "exec/cpu-common.h"
30 #include "qemu/error-report.h"
31 #include "qemu/qemu-print.h"
32 #include "sysemu/tcg.h"
33 #include "hw/boards.h"
34 #include "hw/qdev-properties.h"
35 #include "trace/trace-root.h"
36 #include "qemu/plugin.h"
38 CPUState
*cpu_by_arch_id(int64_t id
)
43 CPUClass
*cc
= CPU_GET_CLASS(cpu
);
45 if (cc
->get_arch_id(cpu
) == id
) {
52 bool cpu_exists(int64_t id
)
54 return !!cpu_by_arch_id(id
);
57 CPUState
*cpu_create(const char *typename
)
60 CPUState
*cpu
= CPU(object_new(typename
));
61 if (!qdev_realize(DEVICE(cpu
), NULL
, &err
)) {
62 error_report_err(err
);
63 object_unref(OBJECT(cpu
));
69 /* Resetting the IRQ comes from across the code base so we take the
70 * BQL here if we need to. cpu_interrupt assumes it is held.*/
71 void cpu_reset_interrupt(CPUState
*cpu
, int mask
)
73 bool need_lock
= !qemu_mutex_iothread_locked();
76 qemu_mutex_lock_iothread();
78 cpu
->interrupt_request
&= ~mask
;
80 qemu_mutex_unlock_iothread();
84 void cpu_exit(CPUState
*cpu
)
86 qatomic_set(&cpu
->exit_request
, 1);
87 /* Ensure cpu_exec will see the exit request after TCG has exited. */
89 qatomic_set(&cpu
->icount_decr_ptr
->u16
.high
, -1);
92 static int cpu_common_gdb_read_register(CPUState
*cpu
, GByteArray
*buf
, int reg
)
97 static int cpu_common_gdb_write_register(CPUState
*cpu
, uint8_t *buf
, int reg
)
102 void cpu_dump_state(CPUState
*cpu
, FILE *f
, int flags
)
104 CPUClass
*cc
= CPU_GET_CLASS(cpu
);
106 if (cc
->dump_state
) {
107 cpu_synchronize_state(cpu
);
108 cc
->dump_state(cpu
, f
, flags
);
112 void cpu_reset(CPUState
*cpu
)
114 device_cold_reset(DEVICE(cpu
));
116 trace_guest_cpu_reset(cpu
);
119 static void cpu_common_reset_hold(Object
*obj
)
121 CPUState
*cpu
= CPU(obj
);
122 CPUClass
*cc
= CPU_GET_CLASS(cpu
);
124 if (qemu_loglevel_mask(CPU_LOG_RESET
)) {
125 qemu_log("CPU Reset (CPU %d)\n", cpu
->cpu_index
);
126 log_cpu_state(cpu
, cc
->reset_dump_flags
);
129 cpu
->interrupt_request
= 0;
130 cpu
->halted
= cpu
->start_powered_off
;
132 cpu
->icount_extra
= 0;
133 qatomic_set(&cpu
->icount_decr_ptr
->u32
, 0);
135 cpu
->exception_index
= -1;
136 cpu
->crash_occurred
= false;
137 cpu
->cflags_next_tb
= -1;
140 tcg_flush_jmp_cache(cpu
);
141 tcg_flush_softmmu_tlb(cpu
);
145 static bool cpu_common_has_work(CPUState
*cs
)
150 ObjectClass
*cpu_class_by_name(const char *typename
, const char *cpu_model
)
152 CPUClass
*cc
= CPU_CLASS(object_class_by_name(typename
));
154 assert(cpu_model
&& cc
->class_by_name
);
155 return cc
->class_by_name(cpu_model
);
158 static void cpu_common_parse_features(const char *typename
, char *features
,
162 static bool cpu_globals_initialized
;
163 /* Single "key=value" string being parsed */
164 char *featurestr
= features
? strtok(features
, ",") : NULL
;
166 /* should be called only once, catch invalid users */
167 assert(!cpu_globals_initialized
);
168 cpu_globals_initialized
= true;
171 val
= strchr(featurestr
, '=');
173 GlobalProperty
*prop
= g_new0(typeof(*prop
), 1);
176 prop
->driver
= typename
;
177 prop
->property
= g_strdup(featurestr
);
178 prop
->value
= g_strdup(val
);
179 qdev_prop_register_global(prop
);
181 error_setg(errp
, "Expected key=value format, found %s.",
185 featurestr
= strtok(NULL
, ",");
189 static void cpu_common_realizefn(DeviceState
*dev
, Error
**errp
)
191 CPUState
*cpu
= CPU(dev
);
192 Object
*machine
= qdev_get_machine();
194 /* qdev_get_machine() can return something that's not TYPE_MACHINE
195 * if this is one of the user-only emulators; in that case there's
196 * no need to check the ignore_memory_transaction_failures board flag.
198 if (object_dynamic_cast(machine
, TYPE_MACHINE
)) {
199 ObjectClass
*oc
= object_get_class(machine
);
200 MachineClass
*mc
= MACHINE_CLASS(oc
);
203 cpu
->ignore_memory_transaction_failures
=
204 mc
->ignore_memory_transaction_failures
;
208 if (dev
->hotplugged
) {
209 cpu_synchronize_post_init(cpu
);
213 /* NOTE: latest generic point where the cpu is fully realized */
214 trace_init_vcpu(cpu
);
217 static void cpu_common_unrealizefn(DeviceState
*dev
)
219 CPUState
*cpu
= CPU(dev
);
221 /* NOTE: latest generic point before the cpu is fully unrealized */
222 trace_fini_vcpu(cpu
);
223 cpu_exec_unrealizefn(cpu
);
226 static void cpu_common_initfn(Object
*obj
)
228 CPUState
*cpu
= CPU(obj
);
229 CPUClass
*cc
= CPU_GET_CLASS(obj
);
231 cpu
->cpu_index
= UNASSIGNED_CPU_INDEX
;
232 cpu
->cluster_index
= UNASSIGNED_CLUSTER_INDEX
;
233 cpu
->gdb_num_regs
= cpu
->gdb_num_g_regs
= cc
->gdb_num_core_regs
;
234 /* *-user doesn't have configurable SMP topology */
235 /* the default value is changed by qemu_init_vcpu() for softmmu */
238 cpu
->cflags_next_tb
= -1;
240 qemu_mutex_init(&cpu
->work_mutex
);
241 qemu_lockcnt_init(&cpu
->in_ioctl_lock
);
242 QSIMPLEQ_INIT(&cpu
->work_list
);
243 QTAILQ_INIT(&cpu
->breakpoints
);
244 QTAILQ_INIT(&cpu
->watchpoints
);
246 cpu_exec_initfn(cpu
);
249 static void cpu_common_finalize(Object
*obj
)
251 CPUState
*cpu
= CPU(obj
);
253 qemu_lockcnt_destroy(&cpu
->in_ioctl_lock
);
254 qemu_mutex_destroy(&cpu
->work_mutex
);
257 static int64_t cpu_common_get_arch_id(CPUState
*cpu
)
259 return cpu
->cpu_index
;
262 static void cpu_class_init(ObjectClass
*klass
, void *data
)
264 DeviceClass
*dc
= DEVICE_CLASS(klass
);
265 ResettableClass
*rc
= RESETTABLE_CLASS(klass
);
266 CPUClass
*k
= CPU_CLASS(klass
);
268 k
->parse_features
= cpu_common_parse_features
;
269 k
->get_arch_id
= cpu_common_get_arch_id
;
270 k
->has_work
= cpu_common_has_work
;
271 k
->gdb_read_register
= cpu_common_gdb_read_register
;
272 k
->gdb_write_register
= cpu_common_gdb_write_register
;
273 set_bit(DEVICE_CATEGORY_CPU
, dc
->categories
);
274 dc
->realize
= cpu_common_realizefn
;
275 dc
->unrealize
= cpu_common_unrealizefn
;
276 rc
->phases
.hold
= cpu_common_reset_hold
;
277 cpu_class_init_props(dc
);
279 * Reason: CPUs still need special care by board code: wiring up
280 * IRQs, adding reset handlers, halting non-first CPUs, ...
282 dc
->user_creatable
= false;
285 static const TypeInfo cpu_type_info
= {
287 .parent
= TYPE_DEVICE
,
288 .instance_size
= sizeof(CPUState
),
289 .instance_init
= cpu_common_initfn
,
290 .instance_finalize
= cpu_common_finalize
,
292 .class_size
= sizeof(CPUClass
),
293 .class_init
= cpu_class_init
,
296 static void cpu_register_types(void)
298 type_register_static(&cpu_type_info
);
301 type_init(cpu_register_types
)