2 * Allwinner A10 SoC emulation
4 * Copyright (C) 2013 Li Guang
5 * Written by Li Guang <lig.fnst@cn.fujitsu.com>
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
18 #include "qemu/osdep.h"
19 #include "qapi/error.h"
20 #include "qemu/module.h"
21 #include "hw/char/serial.h"
22 #include "hw/sysbus.h"
23 #include "hw/arm/allwinner-a10.h"
24 #include "hw/misc/unimp.h"
25 #include "sysemu/sysemu.h"
26 #include "hw/boards.h"
27 #include "hw/usb/hcd-ohci.h"
28 #include "hw/loader.h"
30 #define AW_A10_SRAM_A_BASE 0x00000000
31 #define AW_A10_DRAMC_BASE 0x01c01000
32 #define AW_A10_MMC0_BASE 0x01c0f000
33 #define AW_A10_CCM_BASE 0x01c20000
34 #define AW_A10_PIC_REG_BASE 0x01c20400
35 #define AW_A10_PIT_REG_BASE 0x01c20c00
36 #define AW_A10_UART0_REG_BASE 0x01c28000
37 #define AW_A10_EMAC_BASE 0x01c0b000
38 #define AW_A10_EHCI_BASE 0x01c14000
39 #define AW_A10_OHCI_BASE 0x01c14400
40 #define AW_A10_SATA_BASE 0x01c18000
41 #define AW_A10_WDT_BASE 0x01c20c90
42 #define AW_A10_RTC_BASE 0x01c20d00
43 #define AW_A10_I2C0_BASE 0x01c2ac00
45 void allwinner_a10_bootrom_setup(AwA10State
*s
, BlockBackend
*blk
)
47 const int64_t rom_size
= 32 * KiB
;
48 g_autofree
uint8_t *buffer
= g_new0(uint8_t, rom_size
);
50 if (blk_pread(blk
, 8 * KiB
, rom_size
, buffer
, 0) < 0) {
51 error_setg(&error_fatal
, "%s: failed to read BlockBackend data",
56 rom_add_blob("allwinner-a10.bootrom", buffer
, rom_size
,
57 rom_size
, AW_A10_SRAM_A_BASE
,
58 NULL
, NULL
, NULL
, NULL
, false);
61 static void aw_a10_init(Object
*obj
)
63 AwA10State
*s
= AW_A10(obj
);
65 object_initialize_child(obj
, "cpu", &s
->cpu
,
66 ARM_CPU_TYPE_NAME("cortex-a8"));
68 object_initialize_child(obj
, "intc", &s
->intc
, TYPE_AW_A10_PIC
);
70 object_initialize_child(obj
, "timer", &s
->timer
, TYPE_AW_A10_PIT
);
72 object_initialize_child(obj
, "ccm", &s
->ccm
, TYPE_AW_A10_CCM
);
74 object_initialize_child(obj
, "dramc", &s
->dramc
, TYPE_AW_A10_DRAMC
);
76 object_initialize_child(obj
, "emac", &s
->emac
, TYPE_AW_EMAC
);
78 object_initialize_child(obj
, "sata", &s
->sata
, TYPE_ALLWINNER_AHCI
);
80 object_initialize_child(obj
, "i2c0", &s
->i2c0
, TYPE_AW_I2C
);
82 if (machine_usb(current_machine
)) {
85 for (i
= 0; i
< AW_A10_NUM_USB
; i
++) {
86 object_initialize_child(obj
, "ehci[*]", &s
->ehci
[i
],
88 object_initialize_child(obj
, "ohci[*]", &s
->ohci
[i
],
93 object_initialize_child(obj
, "mmc0", &s
->mmc0
, TYPE_AW_SDHOST_SUN4I
);
95 object_initialize_child(obj
, "rtc", &s
->rtc
, TYPE_AW_RTC_SUN4I
);
97 object_initialize_child(obj
, "wdt", &s
->wdt
, TYPE_AW_WDT_SUN4I
);
100 static void aw_a10_realize(DeviceState
*dev
, Error
**errp
)
102 AwA10State
*s
= AW_A10(dev
);
103 SysBusDevice
*sysbusdev
;
105 if (!qdev_realize(DEVICE(&s
->cpu
), NULL
, errp
)) {
109 if (!sysbus_realize(SYS_BUS_DEVICE(&s
->intc
), errp
)) {
112 sysbusdev
= SYS_BUS_DEVICE(&s
->intc
);
113 sysbus_mmio_map(sysbusdev
, 0, AW_A10_PIC_REG_BASE
);
114 sysbus_connect_irq(sysbusdev
, 0,
115 qdev_get_gpio_in(DEVICE(&s
->cpu
), ARM_CPU_IRQ
));
116 sysbus_connect_irq(sysbusdev
, 1,
117 qdev_get_gpio_in(DEVICE(&s
->cpu
), ARM_CPU_FIQ
));
118 qdev_pass_gpios(DEVICE(&s
->intc
), dev
, NULL
);
120 if (!sysbus_realize(SYS_BUS_DEVICE(&s
->timer
), errp
)) {
123 sysbusdev
= SYS_BUS_DEVICE(&s
->timer
);
124 sysbus_mmio_map(sysbusdev
, 0, AW_A10_PIT_REG_BASE
);
125 sysbus_connect_irq(sysbusdev
, 0, qdev_get_gpio_in(dev
, 22));
126 sysbus_connect_irq(sysbusdev
, 1, qdev_get_gpio_in(dev
, 23));
127 sysbus_connect_irq(sysbusdev
, 2, qdev_get_gpio_in(dev
, 24));
128 sysbus_connect_irq(sysbusdev
, 3, qdev_get_gpio_in(dev
, 25));
129 sysbus_connect_irq(sysbusdev
, 4, qdev_get_gpio_in(dev
, 67));
130 sysbus_connect_irq(sysbusdev
, 5, qdev_get_gpio_in(dev
, 68));
132 memory_region_init_ram(&s
->sram_a
, OBJECT(dev
), "sram A", 48 * KiB
,
134 memory_region_add_subregion(get_system_memory(), 0x00000000, &s
->sram_a
);
135 create_unimplemented_device("a10-sram-ctrl", 0x01c00000, 4 * KiB
);
137 /* Clock Control Module */
138 sysbus_realize(SYS_BUS_DEVICE(&s
->ccm
), &error_fatal
);
139 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->ccm
), 0, AW_A10_CCM_BASE
);
141 /* DRAM Control Module */
142 sysbus_realize(SYS_BUS_DEVICE(&s
->dramc
), &error_fatal
);
143 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->dramc
), 0, AW_A10_DRAMC_BASE
);
145 /* FIXME use qdev NIC properties instead of nd_table[] */
146 if (nd_table
[0].used
) {
147 qemu_check_nic_model(&nd_table
[0], TYPE_AW_EMAC
);
148 qdev_set_nic_properties(DEVICE(&s
->emac
), &nd_table
[0]);
150 if (!sysbus_realize(SYS_BUS_DEVICE(&s
->emac
), errp
)) {
153 sysbusdev
= SYS_BUS_DEVICE(&s
->emac
);
154 sysbus_mmio_map(sysbusdev
, 0, AW_A10_EMAC_BASE
);
155 sysbus_connect_irq(sysbusdev
, 0, qdev_get_gpio_in(dev
, 55));
157 if (!sysbus_realize(SYS_BUS_DEVICE(&s
->sata
), errp
)) {
160 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->sata
), 0, AW_A10_SATA_BASE
);
161 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->sata
), 0, qdev_get_gpio_in(dev
, 56));
163 /* FIXME use a qdev chardev prop instead of serial_hd() */
164 serial_mm_init(get_system_memory(), AW_A10_UART0_REG_BASE
, 2,
165 qdev_get_gpio_in(dev
, 1),
166 115200, serial_hd(0), DEVICE_NATIVE_ENDIAN
);
168 if (machine_usb(current_machine
)) {
171 for (i
= 0; i
< AW_A10_NUM_USB
; i
++) {
172 g_autofree
char *bus
= g_strdup_printf("usb-bus.%d", i
);
174 object_property_set_bool(OBJECT(&s
->ehci
[i
]), "companion-enable",
176 sysbus_realize(SYS_BUS_DEVICE(&s
->ehci
[i
]), &error_fatal
);
177 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->ehci
[i
]), 0,
178 AW_A10_EHCI_BASE
+ i
* 0x8000);
179 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->ehci
[i
]), 0,
180 qdev_get_gpio_in(dev
, 39 + i
));
182 object_property_set_str(OBJECT(&s
->ohci
[i
]), "masterbus", bus
,
184 sysbus_realize(SYS_BUS_DEVICE(&s
->ohci
[i
]), &error_fatal
);
185 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->ohci
[i
]), 0,
186 AW_A10_OHCI_BASE
+ i
* 0x8000);
187 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->ohci
[i
]), 0,
188 qdev_get_gpio_in(dev
, 64 + i
));
193 object_property_set_link(OBJECT(&s
->mmc0
), "dma-memory",
194 OBJECT(get_system_memory()), &error_fatal
);
195 sysbus_realize(SYS_BUS_DEVICE(&s
->mmc0
), &error_fatal
);
196 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->mmc0
), 0, AW_A10_MMC0_BASE
);
197 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->mmc0
), 0, qdev_get_gpio_in(dev
, 32));
198 object_property_add_alias(OBJECT(s
), "sd-bus", OBJECT(&s
->mmc0
),
202 sysbus_realize(SYS_BUS_DEVICE(&s
->rtc
), &error_fatal
);
203 sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s
->rtc
), 0, AW_A10_RTC_BASE
, 10);
206 sysbus_realize(SYS_BUS_DEVICE(&s
->i2c0
), &error_fatal
);
207 sysbus_mmio_map(SYS_BUS_DEVICE(&s
->i2c0
), 0, AW_A10_I2C0_BASE
);
208 sysbus_connect_irq(SYS_BUS_DEVICE(&s
->i2c0
), 0, qdev_get_gpio_in(dev
, 7));
211 sysbus_realize(SYS_BUS_DEVICE(&s
->wdt
), &error_fatal
);
212 sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s
->wdt
), 0, AW_A10_WDT_BASE
, 1);
215 static void aw_a10_class_init(ObjectClass
*oc
, void *data
)
217 DeviceClass
*dc
= DEVICE_CLASS(oc
);
219 dc
->realize
= aw_a10_realize
;
220 /* Reason: Uses serial_hds and nd_table in realize function */
221 dc
->user_creatable
= false;
224 static const TypeInfo aw_a10_type_info
= {
226 .parent
= TYPE_DEVICE
,
227 .instance_size
= sizeof(AwA10State
),
228 .instance_init
= aw_a10_init
,
229 .class_init
= aw_a10_class_init
,
232 static void aw_a10_register_types(void)
234 type_register_static(&aw_a10_type_info
);
237 type_init(aw_a10_register_types
)