1 /* SPDX-License-Identifier: GPL-2.0-or-later */
5 * Copyright (c) 2021 Loongson Technology Corporation Limited
8 #include "qemu/osdep.h"
10 #include "qemu/qemu-print.h"
11 #include "qapi/error.h"
12 #include "qemu/module.h"
13 #include "sysemu/qtest.h"
14 #include "exec/exec-all.h"
16 #include "internals.h"
17 #include "fpu/softfloat-helpers.h"
19 #include "sysemu/reset.h"
22 const char * const regnames
[32] = {
23 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
24 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
25 "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
26 "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31",
29 const char * const fregnames
[32] = {
30 "f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7",
31 "f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15",
32 "f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23",
33 "f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31",
36 static const char * const excp_names
[] = {
37 [EXCCODE_INT
] = "Interrupt",
38 [EXCCODE_PIL
] = "Page invalid exception for load",
39 [EXCCODE_PIS
] = "Page invalid exception for store",
40 [EXCCODE_PIF
] = "Page invalid exception for fetch",
41 [EXCCODE_PME
] = "Page modified exception",
42 [EXCCODE_PNR
] = "Page Not Readable exception",
43 [EXCCODE_PNX
] = "Page Not Executable exception",
44 [EXCCODE_PPI
] = "Page Privilege error",
45 [EXCCODE_ADEF
] = "Address error for instruction fetch",
46 [EXCCODE_ADEM
] = "Address error for Memory access",
47 [EXCCODE_SYS
] = "Syscall",
48 [EXCCODE_BRK
] = "Break",
49 [EXCCODE_INE
] = "Instruction Non-Existent",
50 [EXCCODE_IPE
] = "Instruction privilege error",
51 [EXCCODE_FPD
] = "Floating Point Disabled",
52 [EXCCODE_FPE
] = "Floating Point Exception",
53 [EXCCODE_DBP
] = "Debug breakpoint",
54 [EXCCODE_BCE
] = "Bound Check Exception",
57 const char *loongarch_exception_name(int32_t exception
)
59 assert(excp_names
[exception
]);
60 return excp_names
[exception
];
63 void G_NORETURN
do_raise_exception(CPULoongArchState
*env
,
67 CPUState
*cs
= env_cpu(env
);
69 qemu_log_mask(CPU_LOG_INT
, "%s: %d (%s)\n",
72 loongarch_exception_name(exception
));
73 cs
->exception_index
= exception
;
75 cpu_loop_exit_restore(cs
, pc
);
78 static void loongarch_cpu_set_pc(CPUState
*cs
, vaddr value
)
80 LoongArchCPU
*cpu
= LOONGARCH_CPU(cs
);
81 CPULoongArchState
*env
= &cpu
->env
;
86 static vaddr
loongarch_cpu_get_pc(CPUState
*cs
)
88 LoongArchCPU
*cpu
= LOONGARCH_CPU(cs
);
89 CPULoongArchState
*env
= &cpu
->env
;
94 #ifndef CONFIG_USER_ONLY
95 #include "hw/loongarch/virt.h"
97 void loongarch_cpu_set_irq(void *opaque
, int irq
, int level
)
99 LoongArchCPU
*cpu
= opaque
;
100 CPULoongArchState
*env
= &cpu
->env
;
101 CPUState
*cs
= CPU(cpu
);
103 if (irq
< 0 || irq
>= N_IRQS
) {
107 env
->CSR_ESTAT
= deposit64(env
->CSR_ESTAT
, irq
, 1, level
!= 0);
109 if (FIELD_EX64(env
->CSR_ESTAT
, CSR_ESTAT
, IS
)) {
110 cpu_interrupt(cs
, CPU_INTERRUPT_HARD
);
112 cpu_reset_interrupt(cs
, CPU_INTERRUPT_HARD
);
116 static inline bool cpu_loongarch_hw_interrupts_enabled(CPULoongArchState
*env
)
120 ret
= (FIELD_EX64(env
->CSR_CRMD
, CSR_CRMD
, IE
) &&
121 !(FIELD_EX64(env
->CSR_DBG
, CSR_DBG
, DST
)));
126 /* Check if there is pending and not masked out interrupt */
127 static inline bool cpu_loongarch_hw_interrupts_pending(CPULoongArchState
*env
)
132 pending
= FIELD_EX64(env
->CSR_ESTAT
, CSR_ESTAT
, IS
);
133 status
= FIELD_EX64(env
->CSR_ECFG
, CSR_ECFG
, LIE
);
135 return (pending
& status
) != 0;
138 static void loongarch_cpu_do_interrupt(CPUState
*cs
)
140 LoongArchCPU
*cpu
= LOONGARCH_CPU(cs
);
141 CPULoongArchState
*env
= &cpu
->env
;
142 bool update_badinstr
= 1;
145 bool tlbfill
= FIELD_EX64(env
->CSR_TLBRERA
, CSR_TLBRERA
, ISTLBR
);
146 uint32_t vec_size
= FIELD_EX64(env
->CSR_ECFG
, CSR_ECFG
, VS
);
148 if (cs
->exception_index
!= EXCCODE_INT
) {
149 if (cs
->exception_index
< 0 ||
150 cs
->exception_index
>= ARRAY_SIZE(excp_names
)) {
153 name
= excp_names
[cs
->exception_index
];
156 qemu_log_mask(CPU_LOG_INT
,
157 "%s enter: pc " TARGET_FMT_lx
" ERA " TARGET_FMT_lx
158 " TLBRERA " TARGET_FMT_lx
" %s exception\n", __func__
,
159 env
->pc
, env
->CSR_ERA
, env
->CSR_TLBRERA
, name
);
162 switch (cs
->exception_index
) {
164 env
->CSR_DBG
= FIELD_DP64(env
->CSR_DBG
, CSR_DBG
, DCL
, 1);
165 env
->CSR_DBG
= FIELD_DP64(env
->CSR_DBG
, CSR_DBG
, ECODE
, 0xC);
168 env
->CSR_DERA
= env
->pc
;
169 env
->CSR_DBG
= FIELD_DP64(env
->CSR_DBG
, CSR_DBG
, DST
, 1);
170 env
->pc
= env
->CSR_EENTRY
+ 0x480;
173 if (FIELD_EX64(env
->CSR_DBG
, CSR_DBG
, DST
)) {
174 env
->CSR_DBG
= FIELD_DP64(env
->CSR_DBG
, CSR_DBG
, DEI
, 1);
180 cause
= cs
->exception_index
;
190 env
->CSR_BADV
= env
->pc
;
199 cause
= cs
->exception_index
;
202 qemu_log("Error: exception(%d) has not been supported\n",
203 cs
->exception_index
);
207 if (update_badinstr
) {
208 env
->CSR_BADI
= cpu_ldl_code(env
, env
->pc
);
211 /* Save PLV and IE */
213 env
->CSR_TLBRPRMD
= FIELD_DP64(env
->CSR_TLBRPRMD
, CSR_TLBRPRMD
, PPLV
,
214 FIELD_EX64(env
->CSR_CRMD
,
216 env
->CSR_TLBRPRMD
= FIELD_DP64(env
->CSR_TLBRPRMD
, CSR_TLBRPRMD
, PIE
,
217 FIELD_EX64(env
->CSR_CRMD
, CSR_CRMD
, IE
));
218 /* set the DA mode */
219 env
->CSR_CRMD
= FIELD_DP64(env
->CSR_CRMD
, CSR_CRMD
, DA
, 1);
220 env
->CSR_CRMD
= FIELD_DP64(env
->CSR_CRMD
, CSR_CRMD
, PG
, 0);
221 env
->CSR_TLBRERA
= FIELD_DP64(env
->CSR_TLBRERA
, CSR_TLBRERA
,
224 env
->CSR_ESTAT
= FIELD_DP64(env
->CSR_ESTAT
, CSR_ESTAT
, ECODE
,
225 EXCODE_MCODE(cause
));
226 env
->CSR_ESTAT
= FIELD_DP64(env
->CSR_ESTAT
, CSR_ESTAT
, ESUBCODE
,
227 EXCODE_SUBCODE(cause
));
228 env
->CSR_PRMD
= FIELD_DP64(env
->CSR_PRMD
, CSR_PRMD
, PPLV
,
229 FIELD_EX64(env
->CSR_CRMD
, CSR_CRMD
, PLV
));
230 env
->CSR_PRMD
= FIELD_DP64(env
->CSR_PRMD
, CSR_PRMD
, PIE
,
231 FIELD_EX64(env
->CSR_CRMD
, CSR_CRMD
, IE
));
232 env
->CSR_ERA
= env
->pc
;
235 env
->CSR_CRMD
= FIELD_DP64(env
->CSR_CRMD
, CSR_CRMD
, PLV
, 0);
236 env
->CSR_CRMD
= FIELD_DP64(env
->CSR_CRMD
, CSR_CRMD
, IE
, 0);
239 vec_size
= (1 << vec_size
) * 4;
242 if (cs
->exception_index
== EXCCODE_INT
) {
245 uint32_t pending
= FIELD_EX64(env
->CSR_ESTAT
, CSR_ESTAT
, IS
);
246 pending
&= FIELD_EX64(env
->CSR_ECFG
, CSR_ECFG
, LIE
);
248 /* Find the highest-priority interrupt. */
249 vector
= 31 - clz32(pending
);
250 env
->pc
= env
->CSR_EENTRY
+ (EXCCODE_EXTERNAL_INT
+ vector
) * vec_size
;
251 qemu_log_mask(CPU_LOG_INT
,
252 "%s: PC " TARGET_FMT_lx
" ERA " TARGET_FMT_lx
253 " cause %d\n" " A " TARGET_FMT_lx
" D "
254 TARGET_FMT_lx
" vector = %d ExC " TARGET_FMT_lx
"ExS"
256 __func__
, env
->pc
, env
->CSR_ERA
,
257 cause
, env
->CSR_BADV
, env
->CSR_DERA
, vector
,
258 env
->CSR_ECFG
, env
->CSR_ESTAT
);
261 env
->pc
= env
->CSR_TLBRENTRY
;
263 env
->pc
= env
->CSR_EENTRY
;
264 env
->pc
+= EXCODE_MCODE(cause
) * vec_size
;
266 qemu_log_mask(CPU_LOG_INT
,
267 "%s: PC " TARGET_FMT_lx
" ERA " TARGET_FMT_lx
268 " cause %d%s\n, ESTAT " TARGET_FMT_lx
269 " EXCFG " TARGET_FMT_lx
" BADVA " TARGET_FMT_lx
270 "BADI " TARGET_FMT_lx
" SYS_NUM " TARGET_FMT_lu
271 " cpu %d asid " TARGET_FMT_lx
"\n", __func__
, env
->pc
,
272 tlbfill
? env
->CSR_TLBRERA
: env
->CSR_ERA
,
273 cause
, tlbfill
? "(refill)" : "", env
->CSR_ESTAT
,
275 tlbfill
? env
->CSR_TLBRBADV
: env
->CSR_BADV
,
276 env
->CSR_BADI
, env
->gpr
[11], cs
->cpu_index
,
279 cs
->exception_index
= -1;
282 static void loongarch_cpu_do_transaction_failed(CPUState
*cs
, hwaddr physaddr
,
283 vaddr addr
, unsigned size
,
284 MMUAccessType access_type
,
285 int mmu_idx
, MemTxAttrs attrs
,
286 MemTxResult response
,
289 LoongArchCPU
*cpu
= LOONGARCH_CPU(cs
);
290 CPULoongArchState
*env
= &cpu
->env
;
292 if (access_type
== MMU_INST_FETCH
) {
293 do_raise_exception(env
, EXCCODE_ADEF
, retaddr
);
295 do_raise_exception(env
, EXCCODE_ADEM
, retaddr
);
299 static bool loongarch_cpu_exec_interrupt(CPUState
*cs
, int interrupt_request
)
301 if (interrupt_request
& CPU_INTERRUPT_HARD
) {
302 LoongArchCPU
*cpu
= LOONGARCH_CPU(cs
);
303 CPULoongArchState
*env
= &cpu
->env
;
305 if (cpu_loongarch_hw_interrupts_enabled(env
) &&
306 cpu_loongarch_hw_interrupts_pending(env
)) {
308 cs
->exception_index
= EXCCODE_INT
;
309 loongarch_cpu_do_interrupt(cs
);
318 static void loongarch_cpu_synchronize_from_tb(CPUState
*cs
,
319 const TranslationBlock
*tb
)
321 LoongArchCPU
*cpu
= LOONGARCH_CPU(cs
);
322 CPULoongArchState
*env
= &cpu
->env
;
324 tcg_debug_assert(!(cs
->tcg_cflags
& CF_PCREL
));
328 static void loongarch_restore_state_to_opc(CPUState
*cs
,
329 const TranslationBlock
*tb
,
330 const uint64_t *data
)
332 LoongArchCPU
*cpu
= LOONGARCH_CPU(cs
);
333 CPULoongArchState
*env
= &cpu
->env
;
337 #endif /* CONFIG_TCG */
339 static bool loongarch_cpu_has_work(CPUState
*cs
)
341 #ifdef CONFIG_USER_ONLY
344 LoongArchCPU
*cpu
= LOONGARCH_CPU(cs
);
345 CPULoongArchState
*env
= &cpu
->env
;
346 bool has_work
= false;
348 if ((cs
->interrupt_request
& CPU_INTERRUPT_HARD
) &&
349 cpu_loongarch_hw_interrupts_pending(env
)) {
357 static void loongarch_la464_initfn(Object
*obj
)
359 LoongArchCPU
*cpu
= LOONGARCH_CPU(obj
);
360 CPULoongArchState
*env
= &cpu
->env
;
363 for (i
= 0; i
< 21; i
++) {
364 env
->cpucfg
[i
] = 0x0;
367 cpu
->dtb_compatible
= "loongarch,Loongson-3A5000";
368 env
->cpucfg
[0] = 0x14c010; /* PRID */
371 data
= FIELD_DP32(data
, CPUCFG1
, ARCH
, 2);
372 data
= FIELD_DP32(data
, CPUCFG1
, PGMMU
, 1);
373 data
= FIELD_DP32(data
, CPUCFG1
, IOCSR
, 1);
374 data
= FIELD_DP32(data
, CPUCFG1
, PALEN
, 0x2f);
375 data
= FIELD_DP32(data
, CPUCFG1
, VALEN
, 0x2f);
376 data
= FIELD_DP32(data
, CPUCFG1
, UAL
, 1);
377 data
= FIELD_DP32(data
, CPUCFG1
, RI
, 1);
378 data
= FIELD_DP32(data
, CPUCFG1
, EP
, 1);
379 data
= FIELD_DP32(data
, CPUCFG1
, RPLV
, 1);
380 data
= FIELD_DP32(data
, CPUCFG1
, HP
, 1);
381 data
= FIELD_DP32(data
, CPUCFG1
, IOCSR_BRD
, 1);
382 env
->cpucfg
[1] = data
;
385 data
= FIELD_DP32(data
, CPUCFG2
, FP
, 1);
386 data
= FIELD_DP32(data
, CPUCFG2
, FP_SP
, 1);
387 data
= FIELD_DP32(data
, CPUCFG2
, FP_DP
, 1);
388 data
= FIELD_DP32(data
, CPUCFG2
, FP_VER
, 1);
389 data
= FIELD_DP32(data
, CPUCFG2
, LLFTP
, 1);
390 data
= FIELD_DP32(data
, CPUCFG2
, LLFTP_VER
, 1);
391 data
= FIELD_DP32(data
, CPUCFG2
, LAM
, 1);
392 env
->cpucfg
[2] = data
;
394 env
->cpucfg
[4] = 100 * 1000 * 1000; /* Crystal frequency */
397 data
= FIELD_DP32(data
, CPUCFG5
, CC_MUL
, 1);
398 data
= FIELD_DP32(data
, CPUCFG5
, CC_DIV
, 1);
399 env
->cpucfg
[5] = data
;
402 data
= FIELD_DP32(data
, CPUCFG16
, L1_IUPRE
, 1);
403 data
= FIELD_DP32(data
, CPUCFG16
, L1_DPRE
, 1);
404 data
= FIELD_DP32(data
, CPUCFG16
, L2_IUPRE
, 1);
405 data
= FIELD_DP32(data
, CPUCFG16
, L2_IUUNIFY
, 1);
406 data
= FIELD_DP32(data
, CPUCFG16
, L2_IUPRIV
, 1);
407 data
= FIELD_DP32(data
, CPUCFG16
, L3_IUPRE
, 1);
408 data
= FIELD_DP32(data
, CPUCFG16
, L3_IUUNIFY
, 1);
409 data
= FIELD_DP32(data
, CPUCFG16
, L3_IUINCL
, 1);
410 env
->cpucfg
[16] = data
;
413 data
= FIELD_DP32(data
, CPUCFG17
, L1IU_WAYS
, 3);
414 data
= FIELD_DP32(data
, CPUCFG17
, L1IU_SETS
, 8);
415 data
= FIELD_DP32(data
, CPUCFG17
, L1IU_SIZE
, 6);
416 env
->cpucfg
[17] = data
;
419 data
= FIELD_DP32(data
, CPUCFG18
, L1D_WAYS
, 3);
420 data
= FIELD_DP32(data
, CPUCFG18
, L1D_SETS
, 8);
421 data
= FIELD_DP32(data
, CPUCFG18
, L1D_SIZE
, 6);
422 env
->cpucfg
[18] = data
;
425 data
= FIELD_DP32(data
, CPUCFG19
, L2IU_WAYS
, 15);
426 data
= FIELD_DP32(data
, CPUCFG19
, L2IU_SETS
, 8);
427 data
= FIELD_DP32(data
, CPUCFG19
, L2IU_SIZE
, 6);
428 env
->cpucfg
[19] = data
;
431 data
= FIELD_DP32(data
, CPUCFG20
, L3IU_WAYS
, 15);
432 data
= FIELD_DP32(data
, CPUCFG20
, L3IU_SETS
, 14);
433 data
= FIELD_DP32(data
, CPUCFG20
, L3IU_SIZE
, 6);
434 env
->cpucfg
[20] = data
;
436 env
->CSR_ASID
= FIELD_DP64(0, CSR_ASID
, ASIDBITS
, 0xa);
439 static void loongarch_cpu_list_entry(gpointer data
, gpointer user_data
)
441 const char *typename
= object_class_get_name(OBJECT_CLASS(data
));
443 qemu_printf("%s\n", typename
);
446 void loongarch_cpu_list(void)
449 list
= object_class_get_list_sorted(TYPE_LOONGARCH_CPU
, false);
450 g_slist_foreach(list
, loongarch_cpu_list_entry
, NULL
);
454 static void loongarch_cpu_reset_hold(Object
*obj
)
456 CPUState
*cs
= CPU(obj
);
457 LoongArchCPU
*cpu
= LOONGARCH_CPU(cs
);
458 LoongArchCPUClass
*lacc
= LOONGARCH_CPU_GET_CLASS(cpu
);
459 CPULoongArchState
*env
= &cpu
->env
;
461 if (lacc
->parent_phases
.hold
) {
462 lacc
->parent_phases
.hold(obj
);
465 env
->fcsr0_mask
= FCSR0_M1
| FCSR0_M2
| FCSR0_M3
;
469 /* Set csr registers value after reset */
470 env
->CSR_CRMD
= FIELD_DP64(env
->CSR_CRMD
, CSR_CRMD
, PLV
, 0);
471 env
->CSR_CRMD
= FIELD_DP64(env
->CSR_CRMD
, CSR_CRMD
, IE
, 0);
472 env
->CSR_CRMD
= FIELD_DP64(env
->CSR_CRMD
, CSR_CRMD
, DA
, 1);
473 env
->CSR_CRMD
= FIELD_DP64(env
->CSR_CRMD
, CSR_CRMD
, PG
, 0);
474 env
->CSR_CRMD
= FIELD_DP64(env
->CSR_CRMD
, CSR_CRMD
, DATF
, 1);
475 env
->CSR_CRMD
= FIELD_DP64(env
->CSR_CRMD
, CSR_CRMD
, DATM
, 1);
477 env
->CSR_EUEN
= FIELD_DP64(env
->CSR_EUEN
, CSR_EUEN
, FPE
, 0);
478 env
->CSR_EUEN
= FIELD_DP64(env
->CSR_EUEN
, CSR_EUEN
, SXE
, 0);
479 env
->CSR_EUEN
= FIELD_DP64(env
->CSR_EUEN
, CSR_EUEN
, ASXE
, 0);
480 env
->CSR_EUEN
= FIELD_DP64(env
->CSR_EUEN
, CSR_EUEN
, BTE
, 0);
484 env
->CSR_ECFG
= FIELD_DP64(env
->CSR_ECFG
, CSR_ECFG
, VS
, 0);
485 env
->CSR_ECFG
= FIELD_DP64(env
->CSR_ECFG
, CSR_ECFG
, LIE
, 0);
487 env
->CSR_ESTAT
= env
->CSR_ESTAT
& (~MAKE_64BIT_MASK(0, 2));
488 env
->CSR_RVACFG
= FIELD_DP64(env
->CSR_RVACFG
, CSR_RVACFG
, RBITS
, 0);
489 env
->CSR_TCFG
= FIELD_DP64(env
->CSR_TCFG
, CSR_TCFG
, EN
, 0);
490 env
->CSR_LLBCTL
= FIELD_DP64(env
->CSR_LLBCTL
, CSR_LLBCTL
, KLO
, 0);
491 env
->CSR_TLBRERA
= FIELD_DP64(env
->CSR_TLBRERA
, CSR_TLBRERA
, ISTLBR
, 0);
492 env
->CSR_MERRCTL
= FIELD_DP64(env
->CSR_MERRCTL
, CSR_MERRCTL
, ISMERR
, 0);
494 env
->CSR_PRCFG3
= FIELD_DP64(env
->CSR_PRCFG3
, CSR_PRCFG3
, TLB_TYPE
, 2);
495 env
->CSR_PRCFG3
= FIELD_DP64(env
->CSR_PRCFG3
, CSR_PRCFG3
, MTLB_ENTRY
, 63);
496 env
->CSR_PRCFG3
= FIELD_DP64(env
->CSR_PRCFG3
, CSR_PRCFG3
, STLB_WAYS
, 7);
497 env
->CSR_PRCFG3
= FIELD_DP64(env
->CSR_PRCFG3
, CSR_PRCFG3
, STLB_SETS
, 8);
499 for (n
= 0; n
< 4; n
++) {
500 env
->CSR_DMW
[n
] = FIELD_DP64(env
->CSR_DMW
[n
], CSR_DMW
, PLV0
, 0);
501 env
->CSR_DMW
[n
] = FIELD_DP64(env
->CSR_DMW
[n
], CSR_DMW
, PLV1
, 0);
502 env
->CSR_DMW
[n
] = FIELD_DP64(env
->CSR_DMW
[n
], CSR_DMW
, PLV2
, 0);
503 env
->CSR_DMW
[n
] = FIELD_DP64(env
->CSR_DMW
[n
], CSR_DMW
, PLV3
, 0);
506 #ifndef CONFIG_USER_ONLY
507 env
->pc
= 0x1c000000;
508 memset(env
->tlb
, 0, sizeof(env
->tlb
));
511 restore_fp_status(env
);
512 cs
->exception_index
= -1;
515 static void loongarch_cpu_disas_set_info(CPUState
*s
, disassemble_info
*info
)
517 info
->print_insn
= print_insn_loongarch
;
520 static void loongarch_cpu_realizefn(DeviceState
*dev
, Error
**errp
)
522 CPUState
*cs
= CPU(dev
);
523 LoongArchCPUClass
*lacc
= LOONGARCH_CPU_GET_CLASS(dev
);
524 Error
*local_err
= NULL
;
526 cpu_exec_realizefn(cs
, &local_err
);
527 if (local_err
!= NULL
) {
528 error_propagate(errp
, local_err
);
532 loongarch_cpu_register_gdb_regs_for_features(cs
);
537 lacc
->parent_realize(dev
, errp
);
540 #ifndef CONFIG_USER_ONLY
541 static void loongarch_qemu_write(void *opaque
, hwaddr addr
,
542 uint64_t val
, unsigned size
)
546 static uint64_t loongarch_qemu_read(void *opaque
, hwaddr addr
, unsigned size
)
550 return 1ULL << IOCSRF_MSI
| 1ULL << IOCSRF_EXTIOI
|
551 1ULL << IOCSRF_CSRIPI
;
553 return 0x6e6f73676e6f6f4cULL
; /* "Loongson" */
555 return 0x303030354133ULL
; /* "3A5000" */
557 return 1ULL << IOCSRM_EXTIOI_EN
;
562 static const MemoryRegionOps loongarch_qemu_ops
= {
563 .read
= loongarch_qemu_read
,
564 .write
= loongarch_qemu_write
,
565 .endianness
= DEVICE_LITTLE_ENDIAN
,
567 .min_access_size
= 4,
568 .max_access_size
= 8,
571 .min_access_size
= 8,
572 .max_access_size
= 8,
577 static void loongarch_cpu_init(Object
*obj
)
579 LoongArchCPU
*cpu
= LOONGARCH_CPU(obj
);
581 cpu_set_cpustate_pointers(cpu
);
583 #ifndef CONFIG_USER_ONLY
584 CPULoongArchState
*env
= &cpu
->env
;
585 qdev_init_gpio_in(DEVICE(cpu
), loongarch_cpu_set_irq
, N_IRQS
);
586 timer_init_ns(&cpu
->timer
, QEMU_CLOCK_VIRTUAL
,
587 &loongarch_constant_timer_cb
, cpu
);
588 memory_region_init_io(&env
->system_iocsr
, OBJECT(cpu
), NULL
,
589 env
, "iocsr", UINT64_MAX
);
590 address_space_init(&env
->address_space_iocsr
, &env
->system_iocsr
, "IOCSR");
591 memory_region_init_io(&env
->iocsr_mem
, OBJECT(cpu
), &loongarch_qemu_ops
,
592 NULL
, "iocsr_misc", 0x428);
593 memory_region_add_subregion(&env
->system_iocsr
, 0, &env
->iocsr_mem
);
597 static ObjectClass
*loongarch_cpu_class_by_name(const char *cpu_model
)
601 oc
= object_class_by_name(cpu_model
);
603 g_autofree
char *typename
604 = g_strdup_printf(LOONGARCH_CPU_TYPE_NAME("%s"), cpu_model
);
605 oc
= object_class_by_name(typename
);
611 if (object_class_dynamic_cast(oc
, TYPE_LOONGARCH_CPU
)
612 && !object_class_is_abstract(oc
)) {
618 void loongarch_cpu_dump_state(CPUState
*cs
, FILE *f
, int flags
)
620 LoongArchCPU
*cpu
= LOONGARCH_CPU(cs
);
621 CPULoongArchState
*env
= &cpu
->env
;
624 qemu_fprintf(f
, " PC=%016" PRIx64
" ", env
->pc
);
625 qemu_fprintf(f
, " FCSR0 0x%08x fp_status 0x%02x\n", env
->fcsr0
,
626 get_float_exception_flags(&env
->fp_status
));
629 for (i
= 0; i
< 32; i
++) {
631 qemu_fprintf(f
, " GPR%02d:", i
);
633 qemu_fprintf(f
, " %s %016" PRIx64
, regnames
[i
], env
->gpr
[i
]);
635 qemu_fprintf(f
, "\n");
639 qemu_fprintf(f
, "CRMD=%016" PRIx64
"\n", env
->CSR_CRMD
);
640 qemu_fprintf(f
, "PRMD=%016" PRIx64
"\n", env
->CSR_PRMD
);
641 qemu_fprintf(f
, "EUEN=%016" PRIx64
"\n", env
->CSR_EUEN
);
642 qemu_fprintf(f
, "ESTAT=%016" PRIx64
"\n", env
->CSR_ESTAT
);
643 qemu_fprintf(f
, "ERA=%016" PRIx64
"\n", env
->CSR_ERA
);
644 qemu_fprintf(f
, "BADV=%016" PRIx64
"\n", env
->CSR_BADV
);
645 qemu_fprintf(f
, "BADI=%016" PRIx64
"\n", env
->CSR_BADI
);
646 qemu_fprintf(f
, "EENTRY=%016" PRIx64
"\n", env
->CSR_EENTRY
);
647 qemu_fprintf(f
, "PRCFG1=%016" PRIx64
", PRCFG2=%016" PRIx64
","
648 " PRCFG3=%016" PRIx64
"\n",
649 env
->CSR_PRCFG1
, env
->CSR_PRCFG3
, env
->CSR_PRCFG3
);
650 qemu_fprintf(f
, "TLBRENTRY=%016" PRIx64
"\n", env
->CSR_TLBRENTRY
);
651 qemu_fprintf(f
, "TLBRBADV=%016" PRIx64
"\n", env
->CSR_TLBRBADV
);
652 qemu_fprintf(f
, "TLBRERA=%016" PRIx64
"\n", env
->CSR_TLBRERA
);
655 if (flags
& CPU_DUMP_FPU
) {
656 for (i
= 0; i
< 32; i
++) {
657 qemu_fprintf(f
, " %s %016" PRIx64
, fregnames
[i
], env
->fpr
[i
]);
659 qemu_fprintf(f
, "\n");
666 #include "hw/core/tcg-cpu-ops.h"
668 static struct TCGCPUOps loongarch_tcg_ops
= {
669 .initialize
= loongarch_translate_init
,
670 .synchronize_from_tb
= loongarch_cpu_synchronize_from_tb
,
671 .restore_state_to_opc
= loongarch_restore_state_to_opc
,
673 #ifndef CONFIG_USER_ONLY
674 .tlb_fill
= loongarch_cpu_tlb_fill
,
675 .cpu_exec_interrupt
= loongarch_cpu_exec_interrupt
,
676 .do_interrupt
= loongarch_cpu_do_interrupt
,
677 .do_transaction_failed
= loongarch_cpu_do_transaction_failed
,
680 #endif /* CONFIG_TCG */
682 #ifndef CONFIG_USER_ONLY
683 #include "hw/core/sysemu-cpu-ops.h"
685 static const struct SysemuCPUOps loongarch_sysemu_ops
= {
686 .get_phys_page_debug
= loongarch_cpu_get_phys_page_debug
,
690 static gchar
*loongarch_gdb_arch_name(CPUState
*cs
)
692 return g_strdup("loongarch64");
695 static void loongarch_cpu_class_init(ObjectClass
*c
, void *data
)
697 LoongArchCPUClass
*lacc
= LOONGARCH_CPU_CLASS(c
);
698 CPUClass
*cc
= CPU_CLASS(c
);
699 DeviceClass
*dc
= DEVICE_CLASS(c
);
700 ResettableClass
*rc
= RESETTABLE_CLASS(c
);
702 device_class_set_parent_realize(dc
, loongarch_cpu_realizefn
,
703 &lacc
->parent_realize
);
704 resettable_class_set_parent_phases(rc
, NULL
, loongarch_cpu_reset_hold
, NULL
,
705 &lacc
->parent_phases
);
707 cc
->class_by_name
= loongarch_cpu_class_by_name
;
708 cc
->has_work
= loongarch_cpu_has_work
;
709 cc
->dump_state
= loongarch_cpu_dump_state
;
710 cc
->set_pc
= loongarch_cpu_set_pc
;
711 cc
->get_pc
= loongarch_cpu_get_pc
;
712 #ifndef CONFIG_USER_ONLY
713 dc
->vmsd
= &vmstate_loongarch_cpu
;
714 cc
->sysemu_ops
= &loongarch_sysemu_ops
;
716 cc
->disas_set_info
= loongarch_cpu_disas_set_info
;
717 cc
->gdb_read_register
= loongarch_cpu_gdb_read_register
;
718 cc
->gdb_write_register
= loongarch_cpu_gdb_write_register
;
719 cc
->disas_set_info
= loongarch_cpu_disas_set_info
;
720 cc
->gdb_num_core_regs
= 35;
721 cc
->gdb_core_xml_file
= "loongarch-base64.xml";
722 cc
->gdb_stop_before_watchpoint
= true;
723 cc
->gdb_arch_name
= loongarch_gdb_arch_name
;
726 cc
->tcg_ops
= &loongarch_tcg_ops
;
730 #define DEFINE_LOONGARCH_CPU_TYPE(model, initfn) \
732 .parent = TYPE_LOONGARCH_CPU, \
733 .instance_init = initfn, \
734 .name = LOONGARCH_CPU_TYPE_NAME(model), \
737 static const TypeInfo loongarch_cpu_type_infos
[] = {
739 .name
= TYPE_LOONGARCH_CPU
,
741 .instance_size
= sizeof(LoongArchCPU
),
742 .instance_init
= loongarch_cpu_init
,
745 .class_size
= sizeof(LoongArchCPUClass
),
746 .class_init
= loongarch_cpu_class_init
,
748 DEFINE_LOONGARCH_CPU_TYPE("la464", loongarch_la464_initfn
),
751 DEFINE_TYPES(loongarch_cpu_type_infos
)