4 * Copyright (c) 2009 Red Hat
6 * This work is licensed under the terms of the GNU General Public License
7 * (GNU GPL), version 2 or later.
19 typedef struct DMAContext DMAContext
;
20 typedef struct ScatterGatherEntry ScatterGatherEntry
;
23 DMA_DIRECTION_TO_DEVICE
= 0,
24 DMA_DIRECTION_FROM_DEVICE
= 1,
28 ScatterGatherEntry
*sg
;
35 #ifndef CONFIG_USER_ONLY
38 * When an IOMMU is present, bus addresses become distinct from
39 * CPU/memory physical addresses and may be a different size. Because
40 * the IOVA size depends more on the bus than on the platform, we more
41 * or less have to treat these as 64-bit always to cover all (or at
44 typedef uint64_t dma_addr_t
;
46 #define DMA_ADDR_BITS 64
47 #define DMA_ADDR_FMT "%" PRIx64
49 typedef int DMATranslateFunc(DMAContext
*dma
,
54 typedef void* DMAMapFunc(DMAContext
*dma
,
58 typedef void DMAUnmapFunc(DMAContext
*dma
,
62 dma_addr_t access_len
);
66 DMATranslateFunc
*translate
;
71 static inline void dma_barrier(DMAContext
*dma
, DMADirection dir
)
74 * This is called before DMA read and write operations
75 * unless the _relaxed form is used and is responsible
76 * for providing some sane ordering of accesses vs
77 * concurrently running VCPUs.
79 * Users of map(), unmap() or lower level st/ld_*
80 * operations are responsible for providing their own
81 * ordering via barriers.
83 * This primitive implementation does a simple smp_mb()
84 * before each operation which provides pretty much full
87 * A smarter implementation can be devised if needed to
88 * use lighter barriers based on the direction of the
89 * transfer, the DMA context, etc...
96 static inline bool dma_has_iommu(DMAContext
*dma
)
98 return dma
&& dma
->translate
;
101 /* Checks that the given range of addresses is valid for DMA. This is
102 * useful for certain cases, but usually you should just use
103 * dma_memory_{read,write}() and check for errors */
104 bool iommu_dma_memory_valid(DMAContext
*dma
, dma_addr_t addr
, dma_addr_t len
,
106 static inline bool dma_memory_valid(DMAContext
*dma
,
107 dma_addr_t addr
, dma_addr_t len
,
110 if (!dma_has_iommu(dma
)) {
113 return iommu_dma_memory_valid(dma
, addr
, len
, dir
);
117 int iommu_dma_memory_rw(DMAContext
*dma
, dma_addr_t addr
,
118 void *buf
, dma_addr_t len
, DMADirection dir
);
119 static inline int dma_memory_rw_relaxed(DMAContext
*dma
, dma_addr_t addr
,
120 void *buf
, dma_addr_t len
,
123 if (!dma_has_iommu(dma
)) {
124 /* Fast-path for no IOMMU */
125 address_space_rw(dma
->as
, addr
, buf
, len
, dir
== DMA_DIRECTION_FROM_DEVICE
);
128 return iommu_dma_memory_rw(dma
, addr
, buf
, len
, dir
);
132 static inline int dma_memory_read_relaxed(DMAContext
*dma
, dma_addr_t addr
,
133 void *buf
, dma_addr_t len
)
135 return dma_memory_rw_relaxed(dma
, addr
, buf
, len
, DMA_DIRECTION_TO_DEVICE
);
138 static inline int dma_memory_write_relaxed(DMAContext
*dma
, dma_addr_t addr
,
139 const void *buf
, dma_addr_t len
)
141 return dma_memory_rw_relaxed(dma
, addr
, (void *)buf
, len
,
142 DMA_DIRECTION_FROM_DEVICE
);
145 static inline int dma_memory_rw(DMAContext
*dma
, dma_addr_t addr
,
146 void *buf
, dma_addr_t len
,
149 dma_barrier(dma
, dir
);
151 return dma_memory_rw_relaxed(dma
, addr
, buf
, len
, dir
);
154 static inline int dma_memory_read(DMAContext
*dma
, dma_addr_t addr
,
155 void *buf
, dma_addr_t len
)
157 return dma_memory_rw(dma
, addr
, buf
, len
, DMA_DIRECTION_TO_DEVICE
);
160 static inline int dma_memory_write(DMAContext
*dma
, dma_addr_t addr
,
161 const void *buf
, dma_addr_t len
)
163 return dma_memory_rw(dma
, addr
, (void *)buf
, len
,
164 DMA_DIRECTION_FROM_DEVICE
);
167 int iommu_dma_memory_set(DMAContext
*dma
, dma_addr_t addr
, uint8_t c
,
170 int dma_memory_set(DMAContext
*dma
, dma_addr_t addr
, uint8_t c
, dma_addr_t len
);
172 void *iommu_dma_memory_map(DMAContext
*dma
,
173 dma_addr_t addr
, dma_addr_t
*len
,
175 static inline void *dma_memory_map(DMAContext
*dma
,
176 dma_addr_t addr
, dma_addr_t
*len
,
179 if (!dma_has_iommu(dma
)) {
183 p
= address_space_map(dma
->as
, addr
, &xlen
, dir
== DMA_DIRECTION_FROM_DEVICE
);
187 return iommu_dma_memory_map(dma
, addr
, len
, dir
);
191 void iommu_dma_memory_unmap(DMAContext
*dma
,
192 void *buffer
, dma_addr_t len
,
193 DMADirection dir
, dma_addr_t access_len
);
194 static inline void dma_memory_unmap(DMAContext
*dma
,
195 void *buffer
, dma_addr_t len
,
196 DMADirection dir
, dma_addr_t access_len
)
198 if (!dma_has_iommu(dma
)) {
199 address_space_unmap(dma
->as
, buffer
, (hwaddr
)len
,
200 dir
== DMA_DIRECTION_FROM_DEVICE
, access_len
);
202 iommu_dma_memory_unmap(dma
, buffer
, len
, dir
, access_len
);
206 #define DEFINE_LDST_DMA(_lname, _sname, _bits, _end) \
207 static inline uint##_bits##_t ld##_lname##_##_end##_dma(DMAContext *dma, \
210 uint##_bits##_t val; \
211 dma_memory_read(dma, addr, &val, (_bits) / 8); \
212 return _end##_bits##_to_cpu(val); \
214 static inline void st##_sname##_##_end##_dma(DMAContext *dma, \
216 uint##_bits##_t val) \
218 val = cpu_to_##_end##_bits(val); \
219 dma_memory_write(dma, addr, &val, (_bits) / 8); \
222 static inline uint8_t ldub_dma(DMAContext
*dma
, dma_addr_t addr
)
226 dma_memory_read(dma
, addr
, &val
, 1);
230 static inline void stb_dma(DMAContext
*dma
, dma_addr_t addr
, uint8_t val
)
232 dma_memory_write(dma
, addr
, &val
, 1);
235 DEFINE_LDST_DMA(uw
, w
, 16, le
);
236 DEFINE_LDST_DMA(l
, l
, 32, le
);
237 DEFINE_LDST_DMA(q
, q
, 64, le
);
238 DEFINE_LDST_DMA(uw
, w
, 16, be
);
239 DEFINE_LDST_DMA(l
, l
, 32, be
);
240 DEFINE_LDST_DMA(q
, q
, 64, be
);
242 #undef DEFINE_LDST_DMA
244 void dma_context_init(DMAContext
*dma
, AddressSpace
*as
, DMATranslateFunc translate
,
245 DMAMapFunc map
, DMAUnmapFunc unmap
);
247 struct ScatterGatherEntry
{
252 void qemu_sglist_init(QEMUSGList
*qsg
, int alloc_hint
, DMAContext
*dma
);
253 void qemu_sglist_add(QEMUSGList
*qsg
, dma_addr_t base
, dma_addr_t len
);
254 void qemu_sglist_destroy(QEMUSGList
*qsg
);
257 typedef BlockDriverAIOCB
*DMAIOFunc(BlockDriverState
*bs
, int64_t sector_num
,
258 QEMUIOVector
*iov
, int nb_sectors
,
259 BlockDriverCompletionFunc
*cb
, void *opaque
);
261 BlockDriverAIOCB
*dma_bdrv_io(BlockDriverState
*bs
,
262 QEMUSGList
*sg
, uint64_t sector_num
,
263 DMAIOFunc
*io_func
, BlockDriverCompletionFunc
*cb
,
264 void *opaque
, DMADirection dir
);
265 BlockDriverAIOCB
*dma_bdrv_read(BlockDriverState
*bs
,
266 QEMUSGList
*sg
, uint64_t sector
,
267 BlockDriverCompletionFunc
*cb
, void *opaque
);
268 BlockDriverAIOCB
*dma_bdrv_write(BlockDriverState
*bs
,
269 QEMUSGList
*sg
, uint64_t sector
,
270 BlockDriverCompletionFunc
*cb
, void *opaque
);
271 uint64_t dma_buf_read(uint8_t *ptr
, int32_t len
, QEMUSGList
*sg
);
272 uint64_t dma_buf_write(uint8_t *ptr
, int32_t len
, QEMUSGList
*sg
);
274 void dma_acct_start(BlockDriverState
*bs
, BlockAcctCookie
*cookie
,
275 QEMUSGList
*sg
, enum BlockAcctType type
);