2 * LatticeMico32 helper routines.
4 * Copyright (c) 2010 Michael Walle <michael@walle.cc>
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
21 #include "qemu/host-utils.h"
23 int cpu_lm32_handle_mmu_fault(CPULM32State
*env
, target_ulong address
, int rw
,
28 address
&= TARGET_PAGE_MASK
;
30 if (env
->flags
& LM32_FLAG_IGNORE_MSB
) {
31 tlb_set_page(env
, address
, address
& 0x7fffffff, prot
, mmu_idx
,
34 tlb_set_page(env
, address
, address
, prot
, mmu_idx
, TARGET_PAGE_SIZE
);
40 hwaddr
lm32_cpu_get_phys_page_debug(CPUState
*cs
, vaddr addr
)
42 LM32CPU
*cpu
= LM32_CPU(cs
);
44 addr
&= TARGET_PAGE_MASK
;
45 if (cpu
->env
.flags
& LM32_FLAG_IGNORE_MSB
) {
46 return addr
& 0x7fffffff;
52 void lm32_breakpoint_insert(CPULM32State
*env
, int idx
, target_ulong address
)
54 cpu_breakpoint_insert(env
, address
, BP_CPU
, &env
->cpu_breakpoint
[idx
]);
57 void lm32_breakpoint_remove(CPULM32State
*env
, int idx
)
59 if (!env
->cpu_breakpoint
[idx
]) {
63 cpu_breakpoint_remove_by_ref(env
, env
->cpu_breakpoint
[idx
]);
64 env
->cpu_breakpoint
[idx
] = NULL
;
67 void lm32_watchpoint_insert(CPULM32State
*env
, int idx
, target_ulong address
,
73 case LM32_WP_DISABLED
:
77 flags
= BP_CPU
| BP_STOP_BEFORE_ACCESS
| BP_MEM_READ
;
80 flags
= BP_CPU
| BP_STOP_BEFORE_ACCESS
| BP_MEM_WRITE
;
82 case LM32_WP_READ_WRITE
:
83 flags
= BP_CPU
| BP_STOP_BEFORE_ACCESS
| BP_MEM_ACCESS
;
88 cpu_watchpoint_insert(env
, address
, 1, flags
,
89 &env
->cpu_watchpoint
[idx
]);
93 void lm32_watchpoint_remove(CPULM32State
*env
, int idx
)
95 if (!env
->cpu_watchpoint
[idx
]) {
99 cpu_watchpoint_remove_by_ref(env
, env
->cpu_watchpoint
[idx
]);
100 env
->cpu_watchpoint
[idx
] = NULL
;
103 static bool check_watchpoints(CPULM32State
*env
)
105 LM32CPU
*cpu
= lm32_env_get_cpu(env
);
108 for (i
= 0; i
< cpu
->num_watchpoints
; i
++) {
109 if (env
->cpu_watchpoint
[i
] &&
110 env
->cpu_watchpoint
[i
]->flags
& BP_WATCHPOINT_HIT
) {
117 void lm32_debug_excp_handler(CPULM32State
*env
)
121 if (env
->watchpoint_hit
) {
122 if (env
->watchpoint_hit
->flags
& BP_CPU
) {
123 env
->watchpoint_hit
= NULL
;
124 if (check_watchpoints(env
)) {
125 raise_exception(env
, EXCP_WATCHPOINT
);
127 cpu_resume_from_signal(env
, NULL
);
131 QTAILQ_FOREACH(bp
, &env
->breakpoints
, entry
) {
132 if (bp
->pc
== env
->pc
) {
133 if (bp
->flags
& BP_CPU
) {
134 raise_exception(env
, EXCP_BREAKPOINT
);
142 void lm32_cpu_do_interrupt(CPUState
*cs
)
144 LM32CPU
*cpu
= LM32_CPU(cs
);
145 CPULM32State
*env
= &cpu
->env
;
147 qemu_log_mask(CPU_LOG_INT
,
148 "exception at pc=%x type=%x\n", env
->pc
, env
->exception_index
);
150 switch (env
->exception_index
) {
151 case EXCP_INSN_BUS_ERROR
:
152 case EXCP_DATA_BUS_ERROR
:
153 case EXCP_DIVIDE_BY_ZERO
:
155 case EXCP_SYSTEMCALL
:
156 /* non-debug exceptions */
157 env
->regs
[R_EA
] = env
->pc
;
158 env
->ie
|= (env
->ie
& IE_IE
) ? IE_EIE
: 0;
160 if (env
->dc
& DC_RE
) {
161 env
->pc
= env
->deba
+ (env
->exception_index
* 32);
163 env
->pc
= env
->eba
+ (env
->exception_index
* 32);
165 log_cpu_state_mask(CPU_LOG_INT
, cs
, 0);
167 case EXCP_BREAKPOINT
:
168 case EXCP_WATCHPOINT
:
169 /* debug exceptions */
170 env
->regs
[R_BA
] = env
->pc
;
171 env
->ie
|= (env
->ie
& IE_IE
) ? IE_BIE
: 0;
173 env
->pc
= env
->deba
+ (env
->exception_index
* 32);
174 log_cpu_state_mask(CPU_LOG_INT
, cs
, 0);
177 cpu_abort(env
, "unhandled exception type=%d\n",
178 env
->exception_index
);
183 LM32CPU
*cpu_lm32_init(const char *cpu_model
)
188 oc
= cpu_class_by_name(TYPE_LM32_CPU
, cpu_model
);
192 cpu
= LM32_CPU(object_new(object_class_get_name(oc
)));
194 object_property_set_bool(OBJECT(cpu
), true, "realized", NULL
);
199 /* Some soc ignores the MSB on the address bus. Thus creating a shadow memory
200 * area. As a general rule, 0x00000000-0x7fffffff is cached, whereas
201 * 0x80000000-0xffffffff is not cached and used to access IO devices. */
202 void cpu_lm32_set_phys_msb_ignore(CPULM32State
*env
, int value
)
205 env
->flags
|= LM32_FLAG_IGNORE_MSB
;
207 env
->flags
&= ~LM32_FLAG_IGNORE_MSB
;